Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T3,T8,T16 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2550374 |
0 |
0 |
| T1 |
51071 |
905 |
0 |
0 |
| T2 |
169807 |
924 |
0 |
0 |
| T3 |
44776 |
2172 |
0 |
0 |
| T8 |
486249 |
2288 |
0 |
0 |
| T10 |
0 |
1304 |
0 |
0 |
| T11 |
0 |
1525 |
0 |
0 |
| T14 |
0 |
796 |
0 |
0 |
| T15 |
0 |
419 |
0 |
0 |
| T71 |
131457 |
0 |
0 |
0 |
| T100 |
0 |
766 |
0 |
0 |
| T101 |
0 |
746 |
0 |
0 |
| T102 |
0 |
1484 |
0 |
0 |
| T103 |
140097 |
0 |
0 |
0 |
| T104 |
29032 |
0 |
0 |
0 |
| T105 |
27658 |
0 |
0 |
0 |
| T106 |
35059 |
0 |
0 |
0 |
| T107 |
21559 |
0 |
0 |
0 |
| T108 |
35627 |
0 |
0 |
0 |
| T109 |
150616 |
0 |
0 |
0 |
| T150 |
0 |
4389 |
0 |
0 |
| T151 |
0 |
1732 |
0 |
0 |
| T155 |
402659 |
0 |
0 |
0 |
| T184 |
297514 |
0 |
0 |
0 |
| T260 |
61425 |
0 |
0 |
0 |
| T373 |
0 |
922 |
0 |
0 |
| T374 |
0 |
1513 |
0 |
0 |
| T375 |
0 |
1500 |
0 |
0 |
| T376 |
0 |
1877 |
0 |
0 |
| T377 |
0 |
1318 |
0 |
0 |
| T417 |
0 |
377 |
0 |
0 |
| T418 |
0 |
430 |
0 |
0 |
| T419 |
0 |
460 |
0 |
0 |
| T420 |
28370 |
0 |
0 |
0 |
| T421 |
17028 |
0 |
0 |
0 |
| T422 |
10862 |
0 |
0 |
0 |
| T423 |
45453 |
0 |
0 |
0 |
| T424 |
25615 |
0 |
0 |
0 |
| T425 |
127901 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45755825 |
40287125 |
0 |
0 |
| T4 |
10000 |
5725 |
0 |
0 |
| T5 |
21525 |
17225 |
0 |
0 |
| T6 |
36725 |
32375 |
0 |
0 |
| T17 |
36275 |
31950 |
0 |
0 |
| T45 |
19150 |
14825 |
0 |
0 |
| T55 |
82725 |
78375 |
0 |
0 |
| T63 |
14175 |
9875 |
0 |
0 |
| T66 |
19375 |
15050 |
0 |
0 |
| T85 |
10675 |
6325 |
0 |
0 |
| T86 |
33275 |
28925 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6230 |
0 |
0 |
| T1 |
51071 |
2 |
0 |
0 |
| T2 |
169807 |
2 |
0 |
0 |
| T3 |
44776 |
7 |
0 |
0 |
| T8 |
486249 |
6 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
8 |
0 |
0 |
| T71 |
131457 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
140097 |
0 |
0 |
0 |
| T104 |
29032 |
0 |
0 |
0 |
| T105 |
27658 |
0 |
0 |
0 |
| T106 |
35059 |
0 |
0 |
0 |
| T107 |
21559 |
0 |
0 |
0 |
| T108 |
35627 |
0 |
0 |
0 |
| T109 |
150616 |
0 |
0 |
0 |
| T150 |
0 |
10 |
0 |
0 |
| T151 |
0 |
4 |
0 |
0 |
| T155 |
402659 |
0 |
0 |
0 |
| T184 |
297514 |
0 |
0 |
0 |
| T260 |
61425 |
0 |
0 |
0 |
| T373 |
0 |
2 |
0 |
0 |
| T374 |
0 |
4 |
0 |
0 |
| T375 |
0 |
4 |
0 |
0 |
| T376 |
0 |
4 |
0 |
0 |
| T377 |
0 |
4 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T420 |
28370 |
0 |
0 |
0 |
| T421 |
17028 |
0 |
0 |
0 |
| T422 |
10862 |
0 |
0 |
0 |
| T423 |
45453 |
0 |
0 |
0 |
| T424 |
25615 |
0 |
0 |
0 |
| T425 |
127901 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
513450 |
502300 |
0 |
0 |
| T5 |
1492250 |
1480900 |
0 |
0 |
| T6 |
2840625 |
2821950 |
0 |
0 |
| T17 |
1826075 |
1811650 |
0 |
0 |
| T45 |
1543575 |
1525600 |
0 |
0 |
| T55 |
8985175 |
8976950 |
0 |
0 |
| T63 |
940850 |
927700 |
0 |
0 |
| T66 |
1673275 |
1650475 |
0 |
0 |
| T85 |
616100 |
602250 |
0 |
0 |
| T86 |
2290250 |
2280125 |
0 |
0 |