Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T8,T14 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T8,T14 |
1 | 1 | Covered | T3,T8,T14 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T8,T14 |
1 | - | Covered | T3,T14,T15 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T8,T14 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T8,T14 |
1 | 1 | Covered | T3,T8,T14 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T8,T14 |
0 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T8,T14 |
0 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
99598 |
0 |
0 |
T3 |
44776 |
759 |
0 |
0 |
T8 |
0 |
691 |
0 |
0 |
T14 |
0 |
938 |
0 |
0 |
T15 |
0 |
794 |
0 |
0 |
T150 |
0 |
1644 |
0 |
0 |
T151 |
0 |
899 |
0 |
0 |
T155 |
402659 |
0 |
0 |
0 |
T184 |
297514 |
0 |
0 |
0 |
T260 |
61425 |
0 |
0 |
0 |
T375 |
0 |
773 |
0 |
0 |
T376 |
0 |
845 |
0 |
0 |
T377 |
0 |
511 |
0 |
0 |
T417 |
0 |
922 |
0 |
0 |
T420 |
28370 |
0 |
0 |
0 |
T421 |
17028 |
0 |
0 |
0 |
T422 |
10862 |
0 |
0 |
0 |
T423 |
45453 |
0 |
0 |
0 |
T424 |
25615 |
0 |
0 |
0 |
T425 |
127901 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
245 |
0 |
0 |
T3 |
44776 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T155 |
402659 |
0 |
0 |
0 |
T184 |
297514 |
0 |
0 |
0 |
T260 |
61425 |
0 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T420 |
28370 |
0 |
0 |
0 |
T421 |
17028 |
0 |
0 |
0 |
T422 |
10862 |
0 |
0 |
0 |
T423 |
45453 |
0 |
0 |
0 |
T424 |
25615 |
0 |
0 |
0 |
T425 |
127901 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T150,T151 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
97539 |
0 |
0 |
T8 |
486249 |
735 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
3063 |
0 |
0 |
T151 |
0 |
809 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
4494 |
0 |
0 |
T374 |
0 |
656 |
0 |
0 |
T375 |
0 |
667 |
0 |
0 |
T376 |
0 |
778 |
0 |
0 |
T377 |
0 |
570 |
0 |
0 |
T418 |
0 |
459 |
0 |
0 |
T419 |
0 |
482 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
242 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
10 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T16,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T16,T150 |
1 | 1 | Covered | T8,T16,T150 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T16,T150 |
1 | - | Covered | T16 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T16,T150 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T16,T150 |
1 | 1 | Covered | T8,T16,T150 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T16,T150 |
0 |
0 |
1 |
Covered |
T8,T16,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T16,T150 |
0 |
0 |
1 |
Covered |
T8,T16,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
103896 |
0 |
0 |
T8 |
486249 |
791 |
0 |
0 |
T16 |
0 |
1067 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
1669 |
0 |
0 |
T151 |
0 |
832 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2260 |
0 |
0 |
T374 |
0 |
2146 |
0 |
0 |
T375 |
0 |
734 |
0 |
0 |
T376 |
0 |
824 |
0 |
0 |
T377 |
0 |
609 |
0 |
0 |
T418 |
0 |
395 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
255 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
5 |
0 |
0 |
T374 |
0 |
6 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T76,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T150,T151 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
81173 |
0 |
0 |
T8 |
486249 |
784 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
433 |
0 |
0 |
T151 |
0 |
951 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2646 |
0 |
0 |
T375 |
0 |
623 |
0 |
0 |
T376 |
0 |
862 |
0 |
0 |
T377 |
0 |
591 |
0 |
0 |
T418 |
0 |
434 |
0 |
0 |
T419 |
0 |
437 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
T432 |
0 |
2610 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
200 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
6 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
T432 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T13,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T13,T150 |
1 | 1 | Covered | T8,T13,T150 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T13,T150 |
1 | - | Covered | T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T13,T150 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T13,T150 |
1 | 1 | Covered | T8,T13,T150 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T13,T150 |
0 |
0 |
1 |
Covered |
T8,T13,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T13,T150 |
0 |
0 |
1 |
Covered |
T8,T13,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
99728 |
0 |
0 |
T8 |
486249 |
661 |
0 |
0 |
T13 |
0 |
943 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
4264 |
0 |
0 |
T151 |
0 |
937 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
365 |
0 |
0 |
T374 |
0 |
3548 |
0 |
0 |
T375 |
0 |
708 |
0 |
0 |
T376 |
0 |
836 |
0 |
0 |
T377 |
0 |
568 |
0 |
0 |
T418 |
0 |
436 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
247 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T10 |
1 | 1 | Covered | T1,T2,T10 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T10 |
1 | - | Covered | T1,T2,T10 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T10 |
1 | 1 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T10 |
0 |
0 |
1 |
Covered |
T1,T2,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T10 |
0 |
0 |
1 |
Covered |
T1,T2,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
105776 |
0 |
0 |
T1 |
51071 |
853 |
0 |
0 |
T2 |
169807 |
873 |
0 |
0 |
T8 |
0 |
775 |
0 |
0 |
T10 |
0 |
1311 |
0 |
0 |
T11 |
0 |
1543 |
0 |
0 |
T71 |
131457 |
0 |
0 |
0 |
T100 |
0 |
770 |
0 |
0 |
T101 |
0 |
774 |
0 |
0 |
T102 |
0 |
1547 |
0 |
0 |
T103 |
140097 |
0 |
0 |
0 |
T104 |
29032 |
0 |
0 |
0 |
T105 |
27658 |
0 |
0 |
0 |
T106 |
35059 |
0 |
0 |
0 |
T107 |
21559 |
0 |
0 |
0 |
T108 |
35627 |
0 |
0 |
0 |
T109 |
150616 |
0 |
0 |
0 |
T433 |
0 |
864 |
0 |
0 |
T434 |
0 |
608 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
261 |
0 |
0 |
T1 |
51071 |
2 |
0 |
0 |
T2 |
169807 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T71 |
131457 |
0 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
140097 |
0 |
0 |
0 |
T104 |
29032 |
0 |
0 |
0 |
T105 |
27658 |
0 |
0 |
0 |
T106 |
35059 |
0 |
0 |
0 |
T107 |
21559 |
0 |
0 |
0 |
T108 |
35627 |
0 |
0 |
0 |
T109 |
150616 |
0 |
0 |
0 |
T433 |
0 |
2 |
0 |
0 |
T434 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T150,T151 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
89560 |
0 |
0 |
T8 |
486249 |
751 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
778 |
0 |
0 |
T151 |
0 |
747 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
861 |
0 |
0 |
T374 |
0 |
2726 |
0 |
0 |
T375 |
0 |
799 |
0 |
0 |
T376 |
0 |
826 |
0 |
0 |
T377 |
0 |
529 |
0 |
0 |
T418 |
0 |
448 |
0 |
0 |
T419 |
0 |
473 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
222 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T150,T151 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
100293 |
0 |
0 |
T8 |
486249 |
717 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
4725 |
0 |
0 |
T151 |
0 |
834 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
5259 |
0 |
0 |
T374 |
0 |
3172 |
0 |
0 |
T375 |
0 |
648 |
0 |
0 |
T376 |
0 |
907 |
0 |
0 |
T377 |
0 |
544 |
0 |
0 |
T418 |
0 |
439 |
0 |
0 |
T419 |
0 |
418 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
245 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
11 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
12 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T8,T14 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T8,T14 |
1 | 1 | Covered | T3,T8,T14 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T8,T14 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T8,T14 |
1 | 1 | Covered | T3,T8,T14 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T8,T14 |
0 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T8,T14 |
0 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
105455 |
0 |
0 |
T3 |
44776 |
261 |
0 |
0 |
T8 |
0 |
752 |
0 |
0 |
T14 |
0 |
443 |
0 |
0 |
T15 |
0 |
419 |
0 |
0 |
T150 |
0 |
3975 |
0 |
0 |
T151 |
0 |
904 |
0 |
0 |
T155 |
402659 |
0 |
0 |
0 |
T184 |
297514 |
0 |
0 |
0 |
T260 |
61425 |
0 |
0 |
0 |
T375 |
0 |
790 |
0 |
0 |
T376 |
0 |
941 |
0 |
0 |
T377 |
0 |
710 |
0 |
0 |
T417 |
0 |
377 |
0 |
0 |
T420 |
28370 |
0 |
0 |
0 |
T421 |
17028 |
0 |
0 |
0 |
T422 |
10862 |
0 |
0 |
0 |
T423 |
45453 |
0 |
0 |
0 |
T424 |
25615 |
0 |
0 |
0 |
T425 |
127901 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
260 |
0 |
0 |
T3 |
44776 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T150 |
0 |
9 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T155 |
402659 |
0 |
0 |
0 |
T184 |
297514 |
0 |
0 |
0 |
T260 |
61425 |
0 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T420 |
28370 |
0 |
0 |
0 |
T421 |
17028 |
0 |
0 |
0 |
T422 |
10862 |
0 |
0 |
0 |
T423 |
45453 |
0 |
0 |
0 |
T424 |
25615 |
0 |
0 |
0 |
T425 |
127901 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
93759 |
0 |
0 |
T8 |
486249 |
706 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
414 |
0 |
0 |
T151 |
0 |
828 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
922 |
0 |
0 |
T374 |
0 |
1513 |
0 |
0 |
T375 |
0 |
710 |
0 |
0 |
T376 |
0 |
936 |
0 |
0 |
T377 |
0 |
608 |
0 |
0 |
T418 |
0 |
430 |
0 |
0 |
T419 |
0 |
460 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
230 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
4 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T16,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T16,T150 |
1 | 1 | Covered | T8,T16,T150 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T16,T150 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T16,T150 |
1 | 1 | Covered | T8,T16,T150 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T16,T150 |
0 |
0 |
1 |
Covered |
T8,T16,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T16,T150 |
0 |
0 |
1 |
Covered |
T8,T16,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
98697 |
0 |
0 |
T8 |
486249 |
727 |
0 |
0 |
T16 |
0 |
405 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
2975 |
0 |
0 |
T151 |
0 |
867 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
948 |
0 |
0 |
T374 |
0 |
2246 |
0 |
0 |
T375 |
0 |
693 |
0 |
0 |
T376 |
0 |
737 |
0 |
0 |
T377 |
0 |
674 |
0 |
0 |
T418 |
0 |
429 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
245 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
6 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
101312 |
0 |
0 |
T8 |
486249 |
746 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
2094 |
0 |
0 |
T151 |
0 |
867 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T374 |
0 |
330 |
0 |
0 |
T375 |
0 |
732 |
0 |
0 |
T376 |
0 |
795 |
0 |
0 |
T377 |
0 |
616 |
0 |
0 |
T418 |
0 |
382 |
0 |
0 |
T419 |
0 |
450 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
T432 |
0 |
749 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
249 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T374 |
0 |
1 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
T432 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T13,T76 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T13,T150 |
1 | 1 | Covered | T8,T13,T150 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T13,T150 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T13,T150 |
1 | 1 | Covered | T8,T13,T150 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T13,T150 |
0 |
0 |
1 |
Covered |
T8,T13,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T13,T150 |
0 |
0 |
1 |
Covered |
T8,T13,T150 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
112987 |
0 |
0 |
T8 |
486249 |
720 |
0 |
0 |
T13 |
0 |
399 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
2536 |
0 |
0 |
T151 |
0 |
915 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2709 |
0 |
0 |
T374 |
0 |
2610 |
0 |
0 |
T375 |
0 |
662 |
0 |
0 |
T376 |
0 |
900 |
0 |
0 |
T377 |
0 |
670 |
0 |
0 |
T418 |
0 |
478 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
279 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
6 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T10 |
1 | 1 | Covered | T1,T2,T10 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T10 |
1 | 1 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T10 |
0 |
0 |
1 |
Covered |
T1,T2,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T10 |
0 |
0 |
1 |
Covered |
T1,T2,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
99357 |
0 |
0 |
T1 |
51071 |
479 |
0 |
0 |
T2 |
169807 |
377 |
0 |
0 |
T8 |
0 |
701 |
0 |
0 |
T10 |
0 |
562 |
0 |
0 |
T11 |
0 |
673 |
0 |
0 |
T71 |
131457 |
0 |
0 |
0 |
T100 |
0 |
274 |
0 |
0 |
T101 |
0 |
277 |
0 |
0 |
T102 |
0 |
678 |
0 |
0 |
T103 |
140097 |
0 |
0 |
0 |
T104 |
29032 |
0 |
0 |
0 |
T105 |
27658 |
0 |
0 |
0 |
T106 |
35059 |
0 |
0 |
0 |
T107 |
21559 |
0 |
0 |
0 |
T108 |
35627 |
0 |
0 |
0 |
T109 |
150616 |
0 |
0 |
0 |
T433 |
0 |
369 |
0 |
0 |
T434 |
0 |
353 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
249 |
0 |
0 |
T1 |
51071 |
1 |
0 |
0 |
T2 |
169807 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T71 |
131457 |
0 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
140097 |
0 |
0 |
0 |
T104 |
29032 |
0 |
0 |
0 |
T105 |
27658 |
0 |
0 |
0 |
T106 |
35059 |
0 |
0 |
0 |
T107 |
21559 |
0 |
0 |
0 |
T108 |
35627 |
0 |
0 |
0 |
T109 |
150616 |
0 |
0 |
0 |
T433 |
0 |
1 |
0 |
0 |
T434 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
110070 |
0 |
0 |
T8 |
486249 |
670 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
3541 |
0 |
0 |
T151 |
0 |
805 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
1428 |
0 |
0 |
T374 |
0 |
3453 |
0 |
0 |
T375 |
0 |
769 |
0 |
0 |
T376 |
0 |
771 |
0 |
0 |
T377 |
0 |
584 |
0 |
0 |
T418 |
0 |
440 |
0 |
0 |
T419 |
0 |
457 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
269 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
8 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
3 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
99386 |
0 |
0 |
T8 |
486249 |
676 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
1551 |
0 |
0 |
T151 |
0 |
922 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
397 |
0 |
0 |
T374 |
0 |
2184 |
0 |
0 |
T375 |
0 |
673 |
0 |
0 |
T376 |
0 |
885 |
0 |
0 |
T377 |
0 |
632 |
0 |
0 |
T418 |
0 |
463 |
0 |
0 |
T419 |
0 |
418 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
245 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
1 |
0 |
0 |
T374 |
0 |
6 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T150,T151 |
1 | 1 | Covered | T8,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T150,T151 |
0 |
0 |
1 |
Covered |
T8,T150,T151 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
90965 |
0 |
0 |
T8 |
486249 |
640 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
722 |
0 |
0 |
T151 |
0 |
828 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
839 |
0 |
0 |
T374 |
0 |
599 |
0 |
0 |
T375 |
0 |
749 |
0 |
0 |
T376 |
0 |
835 |
0 |
0 |
T377 |
0 |
563 |
0 |
0 |
T418 |
0 |
394 |
0 |
0 |
T419 |
0 |
409 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
227 |
0 |
0 |
T8 |
486249 |
2 |
0 |
0 |
T138 |
92586 |
0 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T167 |
30146 |
0 |
0 |
0 |
T350 |
56220 |
0 |
0 |
0 |
T373 |
0 |
2 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
1 |
0 |
0 |
T426 |
271594 |
0 |
0 |
0 |
T427 |
45109 |
0 |
0 |
0 |
T428 |
401306 |
0 |
0 |
0 |
T429 |
33297 |
0 |
0 |
0 |
T430 |
16666 |
0 |
0 |
0 |
T431 |
62645 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T7,T8,T9 |
1 | 1 | Covered | T7,T8,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T8,T9 |
1 | 1 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T7,T8,T9 |
0 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T7,T8,T9 |
0 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
122774 |
0 |
0 |
T7 |
37966 |
248 |
0 |
0 |
T8 |
0 |
769 |
0 |
0 |
T9 |
0 |
437 |
0 |
0 |
T12 |
0 |
423 |
0 |
0 |
T123 |
61972 |
0 |
0 |
0 |
T150 |
0 |
4326 |
0 |
0 |
T151 |
0 |
874 |
0 |
0 |
T243 |
62296 |
0 |
0 |
0 |
T337 |
20503 |
0 |
0 |
0 |
T373 |
0 |
2647 |
0 |
0 |
T375 |
0 |
712 |
0 |
0 |
T376 |
0 |
803 |
0 |
0 |
T377 |
0 |
534 |
0 |
0 |
T435 |
16379 |
0 |
0 |
0 |
T436 |
322406 |
0 |
0 |
0 |
T437 |
84847 |
0 |
0 |
0 |
T438 |
51968 |
0 |
0 |
0 |
T439 |
69784 |
0 |
0 |
0 |
T440 |
34862 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1830233 |
1611485 |
0 |
0 |
T4 |
400 |
229 |
0 |
0 |
T5 |
861 |
689 |
0 |
0 |
T6 |
1469 |
1295 |
0 |
0 |
T17 |
1451 |
1278 |
0 |
0 |
T45 |
766 |
593 |
0 |
0 |
T55 |
3309 |
3135 |
0 |
0 |
T63 |
567 |
395 |
0 |
0 |
T66 |
775 |
602 |
0 |
0 |
T85 |
427 |
253 |
0 |
0 |
T86 |
1331 |
1157 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
301 |
0 |
0 |
T7 |
37966 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T123 |
61972 |
0 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T243 |
62296 |
0 |
0 |
0 |
T337 |
20503 |
0 |
0 |
0 |
T373 |
0 |
6 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T435 |
16379 |
0 |
0 |
0 |
T436 |
322406 |
0 |
0 |
0 |
T437 |
84847 |
0 |
0 |
0 |
T438 |
51968 |
0 |
0 |
0 |
T439 |
69784 |
0 |
0 |
0 |
T440 |
34862 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150499661 |
149697893 |
0 |
0 |
T4 |
20538 |
20092 |
0 |
0 |
T5 |
59690 |
59236 |
0 |
0 |
T6 |
113625 |
112878 |
0 |
0 |
T17 |
73043 |
72466 |
0 |
0 |
T45 |
61743 |
61024 |
0 |
0 |
T55 |
359407 |
359078 |
0 |
0 |
T63 |
37634 |
37108 |
0 |
0 |
T66 |
66931 |
66019 |
0 |
0 |
T85 |
24644 |
24090 |
0 |
0 |
T86 |
91610 |
91205 |
0 |
0 |