Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13059 |
0 |
0 |
| T1 |
4578 |
4 |
0 |
0 |
| T2 |
20267 |
2 |
0 |
0 |
| T3 |
170081 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
3 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
486 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
988 |
0 |
0 |
0 |
| T108 |
1474 |
0 |
0 |
0 |
| T109 |
770 |
0 |
0 |
0 |
| T110 |
482 |
0 |
0 |
0 |
| T111 |
417 |
0 |
0 |
0 |
| T112 |
793 |
0 |
0 |
0 |
| T113 |
781 |
0 |
0 |
0 |
| T114 |
2450 |
0 |
0 |
0 |
| T132 |
293802 |
10 |
0 |
0 |
| T149 |
0 |
6 |
0 |
0 |
| T379 |
0 |
28 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
6 |
0 |
0 |
| T384 |
0 |
6 |
0 |
0 |
| T397 |
0 |
7 |
0 |
0 |
| T407 |
144849 |
0 |
0 |
0 |
| T408 |
66125 |
0 |
0 |
0 |
| T409 |
72570 |
0 |
0 |
0 |
| T410 |
104843 |
0 |
0 |
0 |
| T411 |
25072 |
0 |
0 |
0 |
| T412 |
88744 |
0 |
0 |
0 |
| T413 |
83100 |
0 |
0 |
0 |
| T414 |
21990 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
13071 |
0 |
0 |
| T1 |
176024 |
4 |
0 |
0 |
| T2 |
20267 |
2 |
0 |
0 |
| T3 |
170081 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
2706 |
10 |
0 |
0 |
| T149 |
0 |
6 |
0 |
0 |
| T379 |
0 |
28 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
6 |
0 |
0 |
| T384 |
0 |
6 |
0 |
0 |
| T397 |
0 |
7 |
0 |
0 |
| T407 |
144849 |
0 |
0 |
0 |
| T408 |
66125 |
0 |
0 |
0 |
| T409 |
72570 |
0 |
0 |
0 |
| T410 |
104843 |
0 |
0 |
0 |
| T411 |
25072 |
0 |
0 |
0 |
| T412 |
88744 |
0 |
0 |
0 |
| T413 |
83100 |
0 |
0 |
0 |
| T414 |
21990 |
0 |
0 |
0 |