Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
279 |
0 |
0 |
| T2 |
456 |
2 |
0 |
0 |
| T3 |
4360 |
0 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
1794 |
0 |
0 |
0 |
| T408 |
1019 |
0 |
0 |
0 |
| T409 |
936 |
0 |
0 |
0 |
| T410 |
1314 |
0 |
0 |
0 |
| T411 |
435 |
0 |
0 |
0 |
| T412 |
946 |
0 |
0 |
0 |
| T413 |
1404 |
0 |
0 |
0 |
| T414 |
362 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
281 |
0 |
0 |
| T2 |
19811 |
3 |
0 |
0 |
| T3 |
165721 |
0 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
279 |
0 |
0 |
| T2 |
19811 |
2 |
0 |
0 |
| T3 |
165721 |
0 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
279 |
0 |
0 |
| T2 |
456 |
2 |
0 |
0 |
| T3 |
4360 |
0 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
1794 |
0 |
0 |
0 |
| T408 |
1019 |
0 |
0 |
0 |
| T409 |
936 |
0 |
0 |
0 |
| T410 |
1314 |
0 |
0 |
0 |
| T411 |
435 |
0 |
0 |
0 |
| T412 |
946 |
0 |
0 |
0 |
| T413 |
1404 |
0 |
0 |
0 |
| T414 |
362 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
259 |
0 |
0 |
| T132 |
2706 |
6 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
14 |
0 |
0 |
| T417 |
2871 |
12 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
259 |
0 |
0 |
| T132 |
293802 |
6 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
14 |
0 |
0 |
| T417 |
318209 |
12 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
259 |
0 |
0 |
| T132 |
293802 |
6 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
14 |
0 |
0 |
| T417 |
318209 |
12 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
259 |
0 |
0 |
| T132 |
2706 |
6 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
14 |
0 |
0 |
| T417 |
2871 |
12 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T381 |
| 1 | 1 | Covered | T10,T132,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T149 |
| 1 | 1 | Covered | T10,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
292 |
0 |
0 |
| T10 |
1117 |
2 |
0 |
0 |
| T132 |
0 |
8 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T420 |
832 |
0 |
0 |
0 |
| T421 |
1115 |
0 |
0 |
0 |
| T422 |
1404 |
0 |
0 |
0 |
| T423 |
1103 |
0 |
0 |
0 |
| T424 |
2862 |
0 |
0 |
0 |
| T425 |
797 |
0 |
0 |
0 |
| T426 |
873 |
0 |
0 |
0 |
| T427 |
1375 |
0 |
0 |
0 |
| T428 |
826 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
293 |
0 |
0 |
| T10 |
42460 |
3 |
0 |
0 |
| T132 |
0 |
8 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T420 |
46922 |
0 |
0 |
0 |
| T421 |
76392 |
0 |
0 |
0 |
| T422 |
125012 |
0 |
0 |
0 |
| T423 |
102640 |
0 |
0 |
0 |
| T424 |
310737 |
0 |
0 |
0 |
| T425 |
73464 |
0 |
0 |
0 |
| T426 |
50561 |
0 |
0 |
0 |
| T427 |
142084 |
0 |
0 |
0 |
| T428 |
31678 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T381 |
| 1 | 1 | Covered | T10,T132,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T149 |
| 1 | 1 | Covered | T10,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
292 |
0 |
0 |
| T10 |
42460 |
2 |
0 |
0 |
| T132 |
0 |
8 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T420 |
46922 |
0 |
0 |
0 |
| T421 |
76392 |
0 |
0 |
0 |
| T422 |
125012 |
0 |
0 |
0 |
| T423 |
102640 |
0 |
0 |
0 |
| T424 |
310737 |
0 |
0 |
0 |
| T425 |
73464 |
0 |
0 |
0 |
| T426 |
50561 |
0 |
0 |
0 |
| T427 |
142084 |
0 |
0 |
0 |
| T428 |
31678 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
292 |
0 |
0 |
| T10 |
1117 |
2 |
0 |
0 |
| T132 |
0 |
8 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T420 |
832 |
0 |
0 |
0 |
| T421 |
1115 |
0 |
0 |
0 |
| T422 |
1404 |
0 |
0 |
0 |
| T423 |
1103 |
0 |
0 |
0 |
| T424 |
2862 |
0 |
0 |
0 |
| T425 |
797 |
0 |
0 |
0 |
| T426 |
873 |
0 |
0 |
0 |
| T427 |
1375 |
0 |
0 |
0 |
| T428 |
826 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
263 |
0 |
0 |
| T132 |
2706 |
7 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
13 |
0 |
0 |
| T380 |
6009 |
11 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
5 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
11 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
263 |
0 |
0 |
| T132 |
293802 |
7 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
13 |
0 |
0 |
| T380 |
660798 |
11 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
5 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
11 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
263 |
0 |
0 |
| T132 |
293802 |
7 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
13 |
0 |
0 |
| T380 |
660798 |
11 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
5 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
11 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
263 |
0 |
0 |
| T132 |
2706 |
7 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
13 |
0 |
0 |
| T380 |
6009 |
11 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
5 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
11 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T132,T381 |
| 1 | 1 | Covered | T14,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T149,T379 |
| 1 | 1 | Covered | T14,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
268 |
0 |
0 |
| T14 |
437 |
2 |
0 |
0 |
| T60 |
486 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
563 |
0 |
0 |
0 |
| T379 |
0 |
16 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
15 |
0 |
0 |
| T430 |
434 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
774 |
0 |
0 |
0 |
| T433 |
903 |
0 |
0 |
0 |
| T434 |
2943 |
0 |
0 |
0 |
| T435 |
972 |
0 |
0 |
0 |
| T436 |
612 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
269 |
0 |
0 |
| T14 |
21026 |
3 |
0 |
0 |
| T60 |
27932 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
37557 |
0 |
0 |
0 |
| T379 |
0 |
16 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
15 |
0 |
0 |
| T430 |
24300 |
0 |
0 |
0 |
| T431 |
27647 |
0 |
0 |
0 |
| T432 |
54217 |
0 |
0 |
0 |
| T433 |
35777 |
0 |
0 |
0 |
| T434 |
319777 |
0 |
0 |
0 |
| T435 |
59437 |
0 |
0 |
0 |
| T436 |
39863 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T132,T381 |
| 1 | 1 | Covered | T14,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T149,T379 |
| 1 | 1 | Covered | T14,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
268 |
0 |
0 |
| T14 |
21026 |
2 |
0 |
0 |
| T60 |
27932 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
37557 |
0 |
0 |
0 |
| T379 |
0 |
16 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
15 |
0 |
0 |
| T430 |
24300 |
0 |
0 |
0 |
| T431 |
27647 |
0 |
0 |
0 |
| T432 |
54217 |
0 |
0 |
0 |
| T433 |
35777 |
0 |
0 |
0 |
| T434 |
319777 |
0 |
0 |
0 |
| T435 |
59437 |
0 |
0 |
0 |
| T436 |
39863 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
268 |
0 |
0 |
| T14 |
437 |
2 |
0 |
0 |
| T60 |
486 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
563 |
0 |
0 |
0 |
| T379 |
0 |
16 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
15 |
0 |
0 |
| T430 |
434 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
774 |
0 |
0 |
0 |
| T433 |
903 |
0 |
0 |
0 |
| T434 |
2943 |
0 |
0 |
0 |
| T435 |
972 |
0 |
0 |
0 |
| T436 |
612 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
265 |
0 |
0 |
| T1 |
4578 |
4 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
486 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
988 |
0 |
0 |
0 |
| T108 |
1474 |
0 |
0 |
0 |
| T109 |
770 |
0 |
0 |
0 |
| T110 |
482 |
0 |
0 |
0 |
| T111 |
417 |
0 |
0 |
0 |
| T112 |
793 |
0 |
0 |
0 |
| T113 |
781 |
0 |
0 |
0 |
| T114 |
2450 |
0 |
0 |
0 |
| T132 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
265 |
0 |
0 |
| T1 |
176024 |
4 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
265 |
0 |
0 |
| T1 |
176024 |
4 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
265 |
0 |
0 |
| T1 |
4578 |
4 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
486 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
988 |
0 |
0 |
0 |
| T108 |
1474 |
0 |
0 |
0 |
| T109 |
770 |
0 |
0 |
0 |
| T110 |
482 |
0 |
0 |
0 |
| T111 |
417 |
0 |
0 |
0 |
| T112 |
793 |
0 |
0 |
0 |
| T113 |
781 |
0 |
0 |
0 |
| T114 |
2450 |
0 |
0 |
0 |
| T132 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
258 |
0 |
0 |
| T132 |
2706 |
8 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
7 |
0 |
0 |
| T380 |
6009 |
10 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
20 |
0 |
0 |
| T417 |
2871 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
258 |
0 |
0 |
| T132 |
293802 |
8 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
7 |
0 |
0 |
| T380 |
660798 |
10 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
20 |
0 |
0 |
| T417 |
318209 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
258 |
0 |
0 |
| T132 |
293802 |
8 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
7 |
0 |
0 |
| T380 |
660798 |
10 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
20 |
0 |
0 |
| T417 |
318209 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
258 |
0 |
0 |
| T132 |
2706 |
8 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
7 |
0 |
0 |
| T380 |
6009 |
10 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
20 |
0 |
0 |
| T417 |
2871 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
255 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
7 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
4 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
15 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
255 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
7 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
4 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
15 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
255 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
7 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
4 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
15 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
255 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
7 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
4 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
15 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
256 |
0 |
0 |
| T2 |
456 |
1 |
0 |
0 |
| T3 |
4360 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T132 |
0 |
4 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
7 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
1794 |
0 |
0 |
0 |
| T408 |
1019 |
0 |
0 |
0 |
| T409 |
936 |
0 |
0 |
0 |
| T410 |
1314 |
0 |
0 |
0 |
| T411 |
435 |
0 |
0 |
0 |
| T412 |
946 |
0 |
0 |
0 |
| T413 |
1404 |
0 |
0 |
0 |
| T414 |
362 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
257 |
0 |
0 |
| T2 |
19811 |
1 |
0 |
0 |
| T3 |
165721 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T132 |
0 |
4 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
7 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
256 |
0 |
0 |
| T2 |
19811 |
1 |
0 |
0 |
| T3 |
165721 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T132 |
0 |
4 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
7 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
256 |
0 |
0 |
| T2 |
456 |
1 |
0 |
0 |
| T3 |
4360 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T132 |
0 |
4 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
7 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T407 |
1794 |
0 |
0 |
0 |
| T408 |
1019 |
0 |
0 |
0 |
| T409 |
936 |
0 |
0 |
0 |
| T410 |
1314 |
0 |
0 |
0 |
| T411 |
435 |
0 |
0 |
0 |
| T412 |
946 |
0 |
0 |
0 |
| T413 |
1404 |
0 |
0 |
0 |
| T414 |
362 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
274 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
14 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
6 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
7 |
0 |
0 |
| T417 |
2871 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
274 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
14 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
6 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
7 |
0 |
0 |
| T417 |
318209 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
274 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
14 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
6 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
7 |
0 |
0 |
| T417 |
318209 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
274 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
14 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
6 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
7 |
0 |
0 |
| T417 |
2871 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T381 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T10,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
300 |
0 |
0 |
| T10 |
1117 |
1 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
8 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
19 |
0 |
0 |
| T420 |
832 |
0 |
0 |
0 |
| T421 |
1115 |
0 |
0 |
0 |
| T422 |
1404 |
0 |
0 |
0 |
| T423 |
1103 |
0 |
0 |
0 |
| T424 |
2862 |
0 |
0 |
0 |
| T425 |
797 |
0 |
0 |
0 |
| T426 |
873 |
0 |
0 |
0 |
| T427 |
1375 |
0 |
0 |
0 |
| T428 |
826 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
300 |
0 |
0 |
| T10 |
42460 |
1 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
8 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
19 |
0 |
0 |
| T420 |
46922 |
0 |
0 |
0 |
| T421 |
76392 |
0 |
0 |
0 |
| T422 |
125012 |
0 |
0 |
0 |
| T423 |
102640 |
0 |
0 |
0 |
| T424 |
310737 |
0 |
0 |
0 |
| T425 |
73464 |
0 |
0 |
0 |
| T426 |
50561 |
0 |
0 |
0 |
| T427 |
142084 |
0 |
0 |
0 |
| T428 |
31678 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T10,T132,T381 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T132,T381 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T10,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
300 |
0 |
0 |
| T10 |
42460 |
1 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
8 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
19 |
0 |
0 |
| T420 |
46922 |
0 |
0 |
0 |
| T421 |
76392 |
0 |
0 |
0 |
| T422 |
125012 |
0 |
0 |
0 |
| T423 |
102640 |
0 |
0 |
0 |
| T424 |
310737 |
0 |
0 |
0 |
| T425 |
73464 |
0 |
0 |
0 |
| T426 |
50561 |
0 |
0 |
0 |
| T427 |
142084 |
0 |
0 |
0 |
| T428 |
31678 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
300 |
0 |
0 |
| T10 |
1117 |
1 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
15 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
8 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
19 |
0 |
0 |
| T420 |
832 |
0 |
0 |
0 |
| T421 |
1115 |
0 |
0 |
0 |
| T422 |
1404 |
0 |
0 |
0 |
| T423 |
1103 |
0 |
0 |
0 |
| T424 |
2862 |
0 |
0 |
0 |
| T425 |
797 |
0 |
0 |
0 |
| T426 |
873 |
0 |
0 |
0 |
| T427 |
1375 |
0 |
0 |
0 |
| T428 |
826 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
264 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
6 |
0 |
0 |
| T380 |
6009 |
12 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
15 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
266 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
6 |
0 |
0 |
| T380 |
660798 |
12 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
15 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
265 |
0 |
0 |
| T132 |
293802 |
2 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
6 |
0 |
0 |
| T380 |
660798 |
12 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
15 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
265 |
0 |
0 |
| T132 |
2706 |
2 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
6 |
0 |
0 |
| T380 |
6009 |
12 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
15 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T132,T381 |
| 1 | 1 | Covered | T132,T149,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T132,T149,T384 |
| 1 | 1 | Covered | T14,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
238 |
0 |
0 |
| T14 |
437 |
1 |
0 |
0 |
| T60 |
486 |
0 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
563 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
10 |
0 |
0 |
| T430 |
434 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
774 |
0 |
0 |
0 |
| T433 |
903 |
0 |
0 |
0 |
| T434 |
2943 |
0 |
0 |
0 |
| T435 |
972 |
0 |
0 |
0 |
| T436 |
612 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
238 |
0 |
0 |
| T14 |
21026 |
1 |
0 |
0 |
| T60 |
27932 |
0 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
37557 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
10 |
0 |
0 |
| T430 |
24300 |
0 |
0 |
0 |
| T431 |
27647 |
0 |
0 |
0 |
| T432 |
54217 |
0 |
0 |
0 |
| T433 |
35777 |
0 |
0 |
0 |
| T434 |
319777 |
0 |
0 |
0 |
| T435 |
59437 |
0 |
0 |
0 |
| T436 |
39863 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T14,T132,T381 |
| 1 | 1 | Covered | T132,T149,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T132,T381 |
| 1 | 0 | Covered | T132,T149,T384 |
| 1 | 1 | Covered | T14,T132,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
238 |
0 |
0 |
| T14 |
21026 |
1 |
0 |
0 |
| T60 |
27932 |
0 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
37557 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
10 |
0 |
0 |
| T430 |
24300 |
0 |
0 |
0 |
| T431 |
27647 |
0 |
0 |
0 |
| T432 |
54217 |
0 |
0 |
0 |
| T433 |
35777 |
0 |
0 |
0 |
| T434 |
319777 |
0 |
0 |
0 |
| T435 |
59437 |
0 |
0 |
0 |
| T436 |
39863 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
238 |
0 |
0 |
| T14 |
437 |
1 |
0 |
0 |
| T60 |
486 |
0 |
0 |
0 |
| T132 |
0 |
5 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T309 |
563 |
0 |
0 |
0 |
| T379 |
0 |
1 |
0 |
0 |
| T380 |
0 |
17 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
7 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
10 |
0 |
0 |
| T430 |
434 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
774 |
0 |
0 |
0 |
| T433 |
903 |
0 |
0 |
0 |
| T434 |
2943 |
0 |
0 |
0 |
| T435 |
972 |
0 |
0 |
0 |
| T436 |
612 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T15 |
| 1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
275 |
0 |
0 |
| T1 |
4578 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T86 |
486 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
0 |
1 |
0 |
0 |
| T107 |
988 |
0 |
0 |
0 |
| T108 |
1474 |
0 |
0 |
0 |
| T109 |
770 |
0 |
0 |
0 |
| T110 |
482 |
0 |
0 |
0 |
| T111 |
417 |
0 |
0 |
0 |
| T112 |
793 |
0 |
0 |
0 |
| T113 |
781 |
0 |
0 |
0 |
| T114 |
2450 |
0 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
275 |
0 |
0 |
| T1 |
176024 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
0 |
1 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T7 |
| 1 | 1 | Covered | T1,T3,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T7 |
| 1 | 0 | Covered | T1,T3,T15 |
| 1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
275 |
0 |
0 |
| T1 |
176024 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
0 |
1 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
275 |
0 |
0 |
| T1 |
4578 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T86 |
486 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
0 |
1 |
0 |
0 |
| T107 |
988 |
0 |
0 |
0 |
| T108 |
1474 |
0 |
0 |
0 |
| T109 |
770 |
0 |
0 |
0 |
| T110 |
482 |
0 |
0 |
0 |
| T111 |
417 |
0 |
0 |
0 |
| T112 |
793 |
0 |
0 |
0 |
| T113 |
781 |
0 |
0 |
0 |
| T114 |
2450 |
0 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T381,T149,T382 |
| 1 | 0 | Covered | T381,T149,T382 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T381,T149,T382 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T381,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
244 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
7 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
4 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
7 |
0 |
0 |
| T417 |
2871 |
3 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
244 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
7 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
4 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
7 |
0 |
0 |
| T417 |
318209 |
3 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T381,T149,T382 |
| 1 | 0 | Covered | T381,T149,T382 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T381,T149,T382 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T381,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
244 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
7 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
4 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
7 |
0 |
0 |
| T417 |
318209 |
3 |
0 |
0 |
| T418 |
78477 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
244 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
7 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
4 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
7 |
0 |
0 |
| T417 |
2871 |
3 |
0 |
0 |
| T418 |
937 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
265 |
0 |
0 |
| T132 |
2706 |
1 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
14 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
2 |
0 |
0 |
| T417 |
2871 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
265 |
0 |
0 |
| T132 |
293802 |
1 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
14 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
2 |
0 |
0 |
| T417 |
318209 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
265 |
0 |
0 |
| T132 |
293802 |
1 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
4 |
0 |
0 |
| T380 |
660798 |
14 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
3 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
2 |
0 |
0 |
| T417 |
318209 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
265 |
0 |
0 |
| T132 |
2706 |
1 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
4 |
0 |
0 |
| T380 |
6009 |
14 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
3 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
2 |
0 |
0 |
| T417 |
2871 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
279 |
0 |
0 |
| T132 |
2706 |
3 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
16 |
0 |
0 |
| T380 |
6009 |
7 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
8 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
13 |
0 |
0 |
| T417 |
2871 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
279 |
0 |
0 |
| T132 |
293802 |
3 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
16 |
0 |
0 |
| T380 |
660798 |
7 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
8 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
13 |
0 |
0 |
| T417 |
318209 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
279 |
0 |
0 |
| T132 |
293802 |
3 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
16 |
0 |
0 |
| T380 |
660798 |
7 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
8 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
13 |
0 |
0 |
| T417 |
318209 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
279 |
0 |
0 |
| T132 |
2706 |
3 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
16 |
0 |
0 |
| T380 |
6009 |
7 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
8 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
13 |
0 |
0 |
| T417 |
2871 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T406,T8,T9 |
| 1 | 0 | Covered | T406,T8,T9 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T406,T8,T9 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T8,T9,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
255 |
0 |
0 |
| T9 |
841 |
1 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T338 |
945 |
0 |
0 |
0 |
| T379 |
0 |
11 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T397 |
0 |
11 |
0 |
0 |
| T733 |
611 |
0 |
0 |
0 |
| T734 |
307 |
0 |
0 |
0 |
| T735 |
1469 |
0 |
0 |
0 |
| T736 |
419 |
0 |
0 |
0 |
| T737 |
1117 |
0 |
0 |
0 |
| T738 |
641 |
0 |
0 |
0 |
| T739 |
442 |
0 |
0 |
0 |
| T740 |
503 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
257 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T21 |
28006 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T173 |
90447 |
0 |
0 |
0 |
| T181 |
283305 |
0 |
0 |
0 |
| T251 |
22481 |
0 |
0 |
0 |
| T379 |
0 |
11 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T406 |
37518 |
1 |
0 |
0 |
| T440 |
14537 |
0 |
0 |
0 |
| T441 |
26355 |
0 |
0 |
0 |
| T442 |
23364 |
0 |
0 |
0 |
| T443 |
43612 |
0 |
0 |
0 |
| T444 |
34594 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T132 |
| 1 | 0 | Covered | T9,T132,T381 |
| 1 | 1 | Covered | T149,T379,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T132 |
| 1 | 0 | Covered | T149,T379,T384 |
| 1 | 1 | Covered | T8,T9,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
256 |
0 |
0 |
| T8 |
36845 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T23 |
26789 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
11 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T445 |
49818 |
0 |
0 |
0 |
| T446 |
42039 |
0 |
0 |
0 |
| T447 |
146626 |
0 |
0 |
0 |
| T448 |
434988 |
0 |
0 |
0 |
| T449 |
21642 |
0 |
0 |
0 |
| T450 |
365542 |
0 |
0 |
0 |
| T451 |
65977 |
0 |
0 |
0 |
| T452 |
130925 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
256 |
0 |
0 |
| T8 |
804 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T23 |
529 |
0 |
0 |
0 |
| T132 |
0 |
1 |
0 |
0 |
| T149 |
0 |
2 |
0 |
0 |
| T379 |
0 |
11 |
0 |
0 |
| T380 |
0 |
15 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
5 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T445 |
612 |
0 |
0 |
0 |
| T446 |
575 |
0 |
0 |
0 |
| T447 |
1482 |
0 |
0 |
0 |
| T448 |
7483 |
0 |
0 |
0 |
| T449 |
356 |
0 |
0 |
0 |
| T450 |
3235 |
0 |
0 |
0 |
| T451 |
895 |
0 |
0 |
0 |
| T452 |
1316 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
310 |
0 |
0 |
| T132 |
2706 |
8 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
16 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
11 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
12 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
310 |
0 |
0 |
| T132 |
293802 |
8 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
16 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
11 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
12 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T381,T149 |
| 1 | 1 | Covered | T132,T149,T379 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T132,T381,T149 |
| 1 | 0 | Covered | T132,T149,T379 |
| 1 | 1 | Covered | T132,T381,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149649242 |
310 |
0 |
0 |
| T132 |
293802 |
8 |
0 |
0 |
| T149 |
79979 |
2 |
0 |
0 |
| T379 |
619795 |
16 |
0 |
0 |
| T380 |
660798 |
13 |
0 |
0 |
| T381 |
42185 |
1 |
0 |
0 |
| T382 |
47333 |
1 |
0 |
0 |
| T383 |
351905 |
11 |
0 |
0 |
| T384 |
72884 |
2 |
0 |
0 |
| T397 |
647964 |
12 |
0 |
0 |
| T417 |
318209 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1826774 |
310 |
0 |
0 |
| T132 |
2706 |
8 |
0 |
0 |
| T149 |
962 |
2 |
0 |
0 |
| T379 |
5667 |
16 |
0 |
0 |
| T380 |
6009 |
13 |
0 |
0 |
| T381 |
572 |
1 |
0 |
0 |
| T382 |
738 |
1 |
0 |
0 |
| T383 |
3228 |
11 |
0 |
0 |
| T384 |
862 |
2 |
0 |
0 |
| T397 |
5632 |
12 |
0 |
0 |
| T417 |
2871 |
11 |
0 |
0 |