Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T3,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12808 |
0 |
0 |
| T1 |
173385 |
2 |
0 |
0 |
| T2 |
2034712 |
4 |
0 |
0 |
| T3 |
313288 |
7 |
0 |
0 |
| T7 |
33805 |
0 |
0 |
0 |
| T9 |
379352 |
0 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T51 |
307258 |
0 |
0 |
0 |
| T62 |
53500 |
0 |
0 |
0 |
| T69 |
42756 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
226668 |
0 |
0 |
0 |
| T102 |
58997 |
0 |
0 |
0 |
| T103 |
225586 |
0 |
0 |
0 |
| T104 |
39125 |
0 |
0 |
0 |
| T105 |
66536 |
0 |
0 |
0 |
| T106 |
17498 |
0 |
0 |
0 |
| T140 |
0 |
49 |
0 |
0 |
| T141 |
0 |
39 |
0 |
0 |
| T142 |
0 |
3 |
0 |
0 |
| T215 |
0 |
2 |
0 |
0 |
| T225 |
2710800 |
0 |
0 |
0 |
| T233 |
2120456 |
0 |
0 |
0 |
| T267 |
2432744 |
0 |
0 |
0 |
| T281 |
494368 |
0 |
0 |
0 |
| T340 |
671992 |
0 |
0 |
0 |
| T363 |
0 |
32 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
192 |
0 |
0 |
| T382 |
0 |
8 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
2491088 |
0 |
0 |
0 |
| T387 |
175304 |
0 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12817 |
0 |
0 |
| T1 |
334293 |
2 |
0 |
0 |
| T2 |
2034712 |
6 |
0 |
0 |
| T3 |
313288 |
8 |
0 |
0 |
| T7 |
512 |
0 |
0 |
0 |
| T9 |
379352 |
1 |
0 |
0 |
| T11 |
0 |
6 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T51 |
606287 |
0 |
0 |
0 |
| T62 |
104342 |
0 |
0 |
0 |
| T69 |
83544 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
447267 |
0 |
0 |
0 |
| T102 |
115771 |
0 |
0 |
0 |
| T103 |
437399 |
0 |
0 |
0 |
| T104 |
76507 |
0 |
0 |
0 |
| T105 |
130699 |
0 |
0 |
0 |
| T106 |
33778 |
0 |
0 |
0 |
| T140 |
0 |
83 |
0 |
0 |
| T141 |
0 |
67 |
0 |
0 |
| T142 |
0 |
5 |
0 |
0 |
| T215 |
0 |
2 |
0 |
0 |
| T225 |
2710800 |
0 |
0 |
0 |
| T233 |
2120456 |
0 |
0 |
0 |
| T267 |
2432744 |
0 |
0 |
0 |
| T281 |
494368 |
0 |
0 |
0 |
| T340 |
671992 |
0 |
0 |
0 |
| T363 |
0 |
45 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
320 |
0 |
0 |
| T382 |
0 |
19 |
0 |
0 |
| T383 |
0 |
3 |
0 |
0 |
| T384 |
0 |
3 |
0 |
0 |
| T385 |
0 |
4 |
0 |
0 |
| T386 |
2491088 |
0 |
0 |
0 |
| T387 |
175304 |
0 |
0 |
0 |