Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T381 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
230 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
12 |
0 |
0 |
T141 |
0 |
12 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
T398 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
230 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
12 |
0 |
0 |
T141 |
0 |
12 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
T398 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T381 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
230 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
12 |
0 |
0 |
T141 |
0 |
12 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
T398 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
230 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
12 |
0 |
0 |
T141 |
0 |
12 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
T398 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
253 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
253 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
253 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
253 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T381 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
261 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T141 |
0 |
14 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
9 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
261 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T141 |
0 |
14 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
9 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T381 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
261 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T141 |
0 |
14 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
9 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
261 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T141 |
0 |
14 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
9 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
284 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
8 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
3 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
6 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
284 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
8 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
3 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
6 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
284 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
8 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
3 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
6 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
284 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
8 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
3 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
6 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
275 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
18 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
6 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
7 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
275 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
18 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
6 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
7 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T2,T140,T141 |
1 | 1 | Covered | T140,T141,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T140,T141 |
1 | 0 | Covered | T140,T141,T363 |
1 | 1 | Covered | T2,T140,T141 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
275 |
0 |
0 |
T2 |
251977 |
1 |
0 |
0 |
T3 |
38521 |
0 |
0 |
0 |
T9 |
46470 |
0 |
0 |
0 |
T140 |
0 |
18 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
335643 |
0 |
0 |
0 |
T233 |
260391 |
0 |
0 |
0 |
T267 |
301361 |
0 |
0 |
0 |
T281 |
60886 |
0 |
0 |
0 |
T340 |
83052 |
0 |
0 |
0 |
T363 |
0 |
6 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
7 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
308649 |
0 |
0 |
0 |
T387 |
21423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
275 |
0 |
0 |
T2 |
2362 |
1 |
0 |
0 |
T3 |
640 |
0 |
0 |
0 |
T9 |
949 |
0 |
0 |
0 |
T140 |
0 |
18 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
1 |
0 |
0 |
T225 |
3207 |
0 |
0 |
0 |
T233 |
4666 |
0 |
0 |
0 |
T267 |
2732 |
0 |
0 |
0 |
T281 |
910 |
0 |
0 |
0 |
T340 |
947 |
0 |
0 |
0 |
T363 |
0 |
6 |
0 |
0 |
T381 |
0 |
64 |
0 |
0 |
T382 |
0 |
7 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
2737 |
0 |
0 |
0 |
T387 |
490 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1797195 |
262 |
0 |
0 |
T1 |
4159 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T51 |
2743 |
0 |
0 |
0 |
T62 |
886 |
0 |
0 |
0 |
T69 |
656 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
2023 |
0 |
0 |
0 |
T102 |
741 |
0 |
0 |
0 |
T103 |
4591 |
0 |
0 |
0 |
T104 |
581 |
0 |
0 |
0 |
T105 |
791 |
0 |
0 |
0 |
T106 |
406 |
0 |
0 |
0 |
T380 |
0 |
4 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146350980 |
265 |
0 |
0 |
T1 |
165067 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T51 |
301772 |
0 |
0 |
0 |
T62 |
51728 |
0 |
0 |
0 |
T69 |
41444 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
222622 |
0 |
0 |
0 |
T102 |
57515 |
0 |
0 |
0 |
T103 |
216404 |
0 |
0 |
0 |
T104 |
37963 |
0 |
0 |
0 |
T105 |
64954 |
0 |
0 |
0 |
T106 |
16686 |
0 |
0 |
0 |
T380 |
0 |
4 |
0 |
0 |