Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
116748 |
0 |
0 |
T143 |
708338 |
5666 |
0 |
0 |
T144 |
47240 |
443 |
0 |
0 |
T375 |
304381 |
1520 |
0 |
0 |
T376 |
630878 |
4753 |
0 |
0 |
T377 |
318507 |
3392 |
0 |
0 |
T378 |
702931 |
444 |
0 |
0 |
T410 |
43924 |
312 |
0 |
0 |
T411 |
79706 |
732 |
0 |
0 |
T412 |
589816 |
9501 |
0 |
0 |
T413 |
141662 |
27442 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
289 |
0 |
0 |
T143 |
708338 |
13 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
12 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
23 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
105512 |
0 |
0 |
T143 |
708338 |
7327 |
0 |
0 |
T144 |
47240 |
365 |
0 |
0 |
T375 |
304381 |
265 |
0 |
0 |
T376 |
630878 |
2755 |
0 |
0 |
T377 |
318507 |
4360 |
0 |
0 |
T378 |
702931 |
470 |
0 |
0 |
T410 |
43924 |
342 |
0 |
0 |
T411 |
79706 |
686 |
0 |
0 |
T412 |
589816 |
4091 |
0 |
0 |
T413 |
141662 |
27387 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
263 |
0 |
0 |
T143 |
708338 |
17 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
1 |
0 |
0 |
T376 |
630878 |
7 |
0 |
0 |
T377 |
318507 |
11 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
11 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T428,T375 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
101892 |
0 |
0 |
T143 |
708338 |
1965 |
0 |
0 |
T144 |
47240 |
376 |
0 |
0 |
T375 |
304381 |
765 |
0 |
0 |
T376 |
630878 |
3580 |
0 |
0 |
T377 |
318507 |
757 |
0 |
0 |
T378 |
702931 |
429 |
0 |
0 |
T410 |
43924 |
249 |
0 |
0 |
T411 |
79706 |
748 |
0 |
0 |
T412 |
589816 |
4173 |
0 |
0 |
T413 |
141662 |
27502 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
256 |
0 |
0 |
T143 |
708338 |
5 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
2 |
0 |
0 |
T376 |
630878 |
9 |
0 |
0 |
T377 |
318507 |
2 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
11 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
125603 |
0 |
0 |
T143 |
708338 |
6437 |
0 |
0 |
T144 |
47240 |
468 |
0 |
0 |
T375 |
304381 |
4613 |
0 |
0 |
T376 |
630878 |
4724 |
0 |
0 |
T377 |
318507 |
3904 |
0 |
0 |
T378 |
702931 |
439 |
0 |
0 |
T410 |
43924 |
295 |
0 |
0 |
T411 |
79706 |
744 |
0 |
0 |
T412 |
589816 |
2583 |
0 |
0 |
T413 |
141662 |
27502 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
311 |
0 |
0 |
T143 |
708338 |
15 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
12 |
0 |
0 |
T376 |
630878 |
12 |
0 |
0 |
T377 |
318507 |
10 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
7 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
120094 |
0 |
0 |
T143 |
708338 |
6464 |
0 |
0 |
T144 |
47240 |
441 |
0 |
0 |
T375 |
304381 |
2120 |
0 |
0 |
T376 |
630878 |
4705 |
0 |
0 |
T377 |
318507 |
3339 |
0 |
0 |
T378 |
702931 |
482 |
0 |
0 |
T410 |
43924 |
354 |
0 |
0 |
T411 |
79706 |
720 |
0 |
0 |
T412 |
589816 |
4560 |
0 |
0 |
T413 |
141662 |
27425 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
297 |
0 |
0 |
T143 |
708338 |
15 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
6 |
0 |
0 |
T376 |
630878 |
12 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
12 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T430,T375 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T78,T375,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T78,T375,T143 |
0 |
0 |
1 |
Covered |
T78,T375,T143 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
131909 |
0 |
0 |
T143 |
708338 |
6110 |
0 |
0 |
T144 |
47240 |
433 |
0 |
0 |
T375 |
304381 |
293 |
0 |
0 |
T376 |
630878 |
8069 |
0 |
0 |
T377 |
318507 |
434 |
0 |
0 |
T378 |
702931 |
368 |
0 |
0 |
T410 |
43924 |
332 |
0 |
0 |
T411 |
79706 |
749 |
0 |
0 |
T412 |
589816 |
6354 |
0 |
0 |
T413 |
141662 |
27521 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
324 |
0 |
0 |
T143 |
708338 |
14 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
1 |
0 |
0 |
T376 |
630878 |
20 |
0 |
0 |
T377 |
318507 |
1 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
16 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
149657 |
0 |
0 |
T1 |
23857 |
327 |
0 |
0 |
T2 |
0 |
1138 |
0 |
0 |
T3 |
0 |
670 |
0 |
0 |
T9 |
0 |
1512 |
0 |
0 |
T12 |
0 |
667 |
0 |
0 |
T13 |
0 |
1675 |
0 |
0 |
T99 |
0 |
694 |
0 |
0 |
T100 |
0 |
918 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T408 |
0 |
902 |
0 |
0 |
T409 |
0 |
772 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
1587039 |
0 |
0 |
T4 |
356 |
182 |
0 |
0 |
T5 |
381 |
208 |
0 |
0 |
T6 |
1398 |
1219 |
0 |
0 |
T15 |
727 |
552 |
0 |
0 |
T16 |
531 |
359 |
0 |
0 |
T17 |
1008 |
833 |
0 |
0 |
T18 |
1139 |
898 |
0 |
0 |
T41 |
873 |
700 |
0 |
0 |
T60 |
399 |
225 |
0 |
0 |
T73 |
2006 |
1832 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
311 |
0 |
0 |
T1 |
23857 |
1 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T408 |
0 |
2 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
150835404 |
0 |
0 |
T4 |
21255 |
20476 |
0 |
0 |
T5 |
20776 |
20243 |
0 |
0 |
T6 |
45256 |
44720 |
0 |
0 |
T15 |
59758 |
58822 |
0 |
0 |
T16 |
39396 |
38592 |
0 |
0 |
T17 |
58832 |
58490 |
0 |
0 |
T18 |
65732 |
64850 |
0 |
0 |
T41 |
35410 |
35120 |
0 |
0 |
T60 |
25305 |
24591 |
0 |
0 |
T73 |
214464 |
213917 |
0 |
0 |