Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
8584 |
0 |
0 |
| T1 |
1247 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T3 |
39036 |
7 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
6231 |
0 |
0 |
0 |
| T57 |
3294 |
0 |
0 |
0 |
| T63 |
282 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
2009 |
0 |
0 |
0 |
| T106 |
1441 |
0 |
0 |
0 |
| T107 |
783 |
0 |
0 |
0 |
| T108 |
2254 |
0 |
0 |
0 |
| T109 |
1775 |
0 |
0 |
0 |
| T110 |
627 |
0 |
0 |
0 |
| T143 |
0 |
27 |
0 |
0 |
| T144 |
0 |
6 |
0 |
0 |
| T374 |
62591 |
0 |
0 |
0 |
| T380 |
322324 |
9 |
0 |
0 |
| T383 |
0 |
3 |
0 |
0 |
| T384 |
0 |
3 |
0 |
0 |
| T398 |
0 |
17 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T415 |
0 |
3 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
317882 |
0 |
0 |
0 |
| T419 |
63559 |
0 |
0 |
0 |
| T420 |
71448 |
0 |
0 |
0 |
| T421 |
165642 |
0 |
0 |
0 |
| T422 |
93596 |
0 |
0 |
0 |
| T423 |
24336 |
0 |
0 |
0 |
| T424 |
33681 |
0 |
0 |
0 |
| T425 |
20541 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
8596 |
0 |
0 |
| T1 |
43752 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T3 |
39036 |
8 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
207722 |
0 |
0 |
0 |
| T57 |
363095 |
0 |
0 |
0 |
| T63 |
11625 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
143740 |
0 |
0 |
0 |
| T106 |
145697 |
0 |
0 |
0 |
| T107 |
66102 |
0 |
0 |
0 |
| T108 |
230237 |
0 |
0 |
0 |
| T109 |
121535 |
0 |
0 |
0 |
| T110 |
43415 |
0 |
0 |
0 |
| T143 |
0 |
27 |
0 |
0 |
| T144 |
0 |
6 |
0 |
0 |
| T374 |
62591 |
0 |
0 |
0 |
| T380 |
2954 |
9 |
0 |
0 |
| T383 |
0 |
3 |
0 |
0 |
| T384 |
0 |
3 |
0 |
0 |
| T398 |
0 |
17 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T415 |
0 |
3 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
317882 |
0 |
0 |
0 |
| T419 |
63559 |
0 |
0 |
0 |
| T420 |
71448 |
0 |
0 |
0 |
| T421 |
165642 |
0 |
0 |
0 |
| T422 |
93596 |
0 |
0 |
0 |
| T423 |
24336 |
0 |
0 |
0 |
| T424 |
33681 |
0 |
0 |
0 |
| T425 |
20541 |
0 |
0 |
0 |