Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T3,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T3,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
170 |
0 |
0 |
| T3 |
591 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
985 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
4 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
2864 |
0 |
0 |
0 |
| T419 |
749 |
0 |
0 |
0 |
| T420 |
1032 |
0 |
0 |
0 |
| T421 |
1571 |
0 |
0 |
0 |
| T422 |
983 |
0 |
0 |
0 |
| T423 |
459 |
0 |
0 |
0 |
| T424 |
475 |
0 |
0 |
0 |
| T425 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
171 |
0 |
0 |
| T3 |
38445 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
61606 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
4 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
315018 |
0 |
0 |
0 |
| T419 |
62810 |
0 |
0 |
0 |
| T420 |
70416 |
0 |
0 |
0 |
| T421 |
164071 |
0 |
0 |
0 |
| T422 |
92613 |
0 |
0 |
0 |
| T423 |
23877 |
0 |
0 |
0 |
| T424 |
33206 |
0 |
0 |
0 |
| T425 |
20165 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T3,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T3,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
171 |
0 |
0 |
| T3 |
38445 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
61606 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
4 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
315018 |
0 |
0 |
0 |
| T419 |
62810 |
0 |
0 |
0 |
| T420 |
70416 |
0 |
0 |
0 |
| T421 |
164071 |
0 |
0 |
0 |
| T422 |
92613 |
0 |
0 |
0 |
| T423 |
23877 |
0 |
0 |
0 |
| T424 |
33206 |
0 |
0 |
0 |
| T425 |
20165 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
171 |
0 |
0 |
| T3 |
591 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
985 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
4 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
2864 |
0 |
0 |
0 |
| T419 |
749 |
0 |
0 |
0 |
| T420 |
1032 |
0 |
0 |
0 |
| T421 |
1571 |
0 |
0 |
0 |
| T422 |
983 |
0 |
0 |
0 |
| T423 |
459 |
0 |
0 |
0 |
| T424 |
475 |
0 |
0 |
0 |
| T425 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
133 |
0 |
0 |
| T143 |
3029 |
1 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
6 |
0 |
0 |
| T382 |
2764 |
1 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
11 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
133 |
0 |
0 |
| T143 |
334951 |
1 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
6 |
0 |
0 |
| T382 |
304537 |
1 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
11 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
133 |
0 |
0 |
| T143 |
334951 |
1 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
6 |
0 |
0 |
| T382 |
304537 |
1 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
11 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
133 |
0 |
0 |
| T143 |
3029 |
1 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
6 |
0 |
0 |
| T382 |
2764 |
1 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
11 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
178 |
0 |
0 |
| T143 |
3029 |
3 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
7 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
9 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
178 |
0 |
0 |
| T143 |
334951 |
3 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
7 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
9 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
178 |
0 |
0 |
| T143 |
334951 |
3 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
7 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
9 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
178 |
0 |
0 |
| T143 |
3029 |
3 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
7 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
9 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T9,T380,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T9,T380,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
185 |
0 |
0 |
| T9 |
496 |
2 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
821 |
0 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
5 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
506 |
0 |
0 |
0 |
| T431 |
788 |
0 |
0 |
0 |
| T432 |
320 |
0 |
0 |
0 |
| T433 |
1196 |
0 |
0 |
0 |
| T434 |
517 |
0 |
0 |
0 |
| T435 |
416 |
0 |
0 |
0 |
| T436 |
828 |
0 |
0 |
0 |
| T437 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
186 |
0 |
0 |
| T9 |
27951 |
3 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
64256 |
0 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
5 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
23919 |
0 |
0 |
0 |
| T431 |
62260 |
0 |
0 |
0 |
| T432 |
16130 |
0 |
0 |
0 |
| T433 |
82332 |
0 |
0 |
0 |
| T434 |
36658 |
0 |
0 |
0 |
| T435 |
18917 |
0 |
0 |
0 |
| T436 |
53208 |
0 |
0 |
0 |
| T437 |
59085 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T9,T380,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T9,T380,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
185 |
0 |
0 |
| T9 |
27951 |
2 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
64256 |
0 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
5 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
23919 |
0 |
0 |
0 |
| T431 |
62260 |
0 |
0 |
0 |
| T432 |
16130 |
0 |
0 |
0 |
| T433 |
82332 |
0 |
0 |
0 |
| T434 |
36658 |
0 |
0 |
0 |
| T435 |
18917 |
0 |
0 |
0 |
| T436 |
53208 |
0 |
0 |
0 |
| T437 |
59085 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
185 |
0 |
0 |
| T9 |
496 |
2 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
821 |
0 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
5 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
506 |
0 |
0 |
0 |
| T431 |
788 |
0 |
0 |
0 |
| T432 |
320 |
0 |
0 |
0 |
| T433 |
1196 |
0 |
0 |
0 |
| T434 |
517 |
0 |
0 |
0 |
| T435 |
416 |
0 |
0 |
0 |
| T436 |
828 |
0 |
0 |
0 |
| T437 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
182 |
0 |
0 |
| T143 |
3029 |
6 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
1 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
182 |
0 |
0 |
| T143 |
334951 |
6 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
1 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
182 |
0 |
0 |
| T143 |
334951 |
6 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
1 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
182 |
0 |
0 |
| T143 |
3029 |
6 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
1 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T1,T2,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
201 |
0 |
0 |
| T1 |
1247 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
6231 |
0 |
0 |
0 |
| T57 |
3294 |
0 |
0 |
0 |
| T63 |
282 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
2009 |
0 |
0 |
0 |
| T106 |
1441 |
0 |
0 |
0 |
| T107 |
783 |
0 |
0 |
0 |
| T108 |
2254 |
0 |
0 |
0 |
| T109 |
1775 |
0 |
0 |
0 |
| T110 |
627 |
0 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
201 |
0 |
0 |
| T1 |
43752 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
207722 |
0 |
0 |
0 |
| T57 |
363095 |
0 |
0 |
0 |
| T63 |
11625 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
143740 |
0 |
0 |
0 |
| T106 |
145697 |
0 |
0 |
0 |
| T107 |
66102 |
0 |
0 |
0 |
| T108 |
230237 |
0 |
0 |
0 |
| T109 |
121535 |
0 |
0 |
0 |
| T110 |
43415 |
0 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T1,T2,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
201 |
0 |
0 |
| T1 |
43752 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
207722 |
0 |
0 |
0 |
| T57 |
363095 |
0 |
0 |
0 |
| T63 |
11625 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
143740 |
0 |
0 |
0 |
| T106 |
145697 |
0 |
0 |
0 |
| T107 |
66102 |
0 |
0 |
0 |
| T108 |
230237 |
0 |
0 |
0 |
| T109 |
121535 |
0 |
0 |
0 |
| T110 |
43415 |
0 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
201 |
0 |
0 |
| T1 |
1247 |
2 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
6231 |
0 |
0 |
0 |
| T57 |
3294 |
0 |
0 |
0 |
| T63 |
282 |
0 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
2009 |
0 |
0 |
0 |
| T106 |
1441 |
0 |
0 |
0 |
| T107 |
783 |
0 |
0 |
0 |
| T108 |
2254 |
0 |
0 |
0 |
| T109 |
1775 |
0 |
0 |
0 |
| T110 |
627 |
0 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T413 |
0 |
2 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
157 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
9 |
0 |
0 |
| T382 |
2764 |
4 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
1 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
157 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
9 |
0 |
0 |
| T382 |
304537 |
4 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
1 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
157 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
9 |
0 |
0 |
| T382 |
304537 |
4 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
1 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
157 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
9 |
0 |
0 |
| T382 |
2764 |
4 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
1 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T11,T12,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T11,T12,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
179 |
0 |
0 |
| T11 |
538 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T52 |
522 |
0 |
0 |
0 |
| T104 |
5091 |
0 |
0 |
0 |
| T143 |
0 |
10 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T382 |
0 |
4 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
408 |
0 |
0 |
0 |
| T441 |
353 |
0 |
0 |
0 |
| T442 |
876 |
0 |
0 |
0 |
| T443 |
805 |
0 |
0 |
0 |
| T444 |
589 |
0 |
0 |
0 |
| T445 |
955 |
0 |
0 |
0 |
| T446 |
643 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
181 |
0 |
0 |
| T11 |
27660 |
3 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T52 |
33292 |
0 |
0 |
0 |
| T104 |
169003 |
0 |
0 |
0 |
| T143 |
0 |
10 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T382 |
0 |
4 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
24922 |
0 |
0 |
0 |
| T441 |
20336 |
0 |
0 |
0 |
| T442 |
48701 |
0 |
0 |
0 |
| T443 |
64250 |
0 |
0 |
0 |
| T444 |
45553 |
0 |
0 |
0 |
| T445 |
55349 |
0 |
0 |
0 |
| T446 |
57395 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T11,T12,T380 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T11,T12,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
179 |
0 |
0 |
| T11 |
27660 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T52 |
33292 |
0 |
0 |
0 |
| T104 |
169003 |
0 |
0 |
0 |
| T143 |
0 |
10 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T382 |
0 |
4 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
24922 |
0 |
0 |
0 |
| T441 |
20336 |
0 |
0 |
0 |
| T442 |
48701 |
0 |
0 |
0 |
| T443 |
64250 |
0 |
0 |
0 |
| T444 |
45553 |
0 |
0 |
0 |
| T445 |
55349 |
0 |
0 |
0 |
| T446 |
57395 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
179 |
0 |
0 |
| T11 |
538 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T52 |
522 |
0 |
0 |
0 |
| T104 |
5091 |
0 |
0 |
0 |
| T143 |
0 |
10 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T382 |
0 |
4 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
408 |
0 |
0 |
0 |
| T441 |
353 |
0 |
0 |
0 |
| T442 |
876 |
0 |
0 |
0 |
| T443 |
805 |
0 |
0 |
0 |
| T444 |
589 |
0 |
0 |
0 |
| T445 |
955 |
0 |
0 |
0 |
| T446 |
643 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T3,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
169 |
0 |
0 |
| T3 |
591 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
985 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
2864 |
0 |
0 |
0 |
| T419 |
749 |
0 |
0 |
0 |
| T420 |
1032 |
0 |
0 |
0 |
| T421 |
1571 |
0 |
0 |
0 |
| T422 |
983 |
0 |
0 |
0 |
| T423 |
459 |
0 |
0 |
0 |
| T424 |
475 |
0 |
0 |
0 |
| T425 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
169 |
0 |
0 |
| T3 |
38445 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
61606 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
315018 |
0 |
0 |
0 |
| T419 |
62810 |
0 |
0 |
0 |
| T420 |
70416 |
0 |
0 |
0 |
| T421 |
164071 |
0 |
0 |
0 |
| T422 |
92613 |
0 |
0 |
0 |
| T423 |
23877 |
0 |
0 |
0 |
| T424 |
33206 |
0 |
0 |
0 |
| T425 |
20165 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T3,T13,T14 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T13,T14 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T3,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
169 |
0 |
0 |
| T3 |
38445 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
61606 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
315018 |
0 |
0 |
0 |
| T419 |
62810 |
0 |
0 |
0 |
| T420 |
70416 |
0 |
0 |
0 |
| T421 |
164071 |
0 |
0 |
0 |
| T422 |
92613 |
0 |
0 |
0 |
| T423 |
23877 |
0 |
0 |
0 |
| T424 |
33206 |
0 |
0 |
0 |
| T425 |
20165 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
169 |
0 |
0 |
| T3 |
591 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T374 |
985 |
0 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T418 |
2864 |
0 |
0 |
0 |
| T419 |
749 |
0 |
0 |
0 |
| T420 |
1032 |
0 |
0 |
0 |
| T421 |
1571 |
0 |
0 |
0 |
| T422 |
983 |
0 |
0 |
0 |
| T423 |
459 |
0 |
0 |
0 |
| T424 |
475 |
0 |
0 |
0 |
| T425 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
154 |
0 |
0 |
| T143 |
3029 |
9 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
7 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
3 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
| T417 |
10787 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
154 |
0 |
0 |
| T143 |
334951 |
9 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
7 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
3 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
| T417 |
125693 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
154 |
0 |
0 |
| T143 |
334951 |
9 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
7 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
3 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
| T417 |
125693 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
154 |
0 |
0 |
| T143 |
3029 |
9 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
7 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
3 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
| T417 |
10787 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
11 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
10 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
11 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
10 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
11 |
0 |
0 |
| T382 |
304537 |
5 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
10 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
11 |
0 |
0 |
| T382 |
2764 |
5 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
10 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T9,T380,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
187 |
0 |
0 |
| T9 |
496 |
1 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
821 |
0 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
506 |
0 |
0 |
0 |
| T431 |
788 |
0 |
0 |
0 |
| T432 |
320 |
0 |
0 |
0 |
| T433 |
1196 |
0 |
0 |
0 |
| T434 |
517 |
0 |
0 |
0 |
| T435 |
416 |
0 |
0 |
0 |
| T436 |
828 |
0 |
0 |
0 |
| T437 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
187 |
0 |
0 |
| T9 |
27951 |
1 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
64256 |
0 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
23919 |
0 |
0 |
0 |
| T431 |
62260 |
0 |
0 |
0 |
| T432 |
16130 |
0 |
0 |
0 |
| T433 |
82332 |
0 |
0 |
0 |
| T434 |
36658 |
0 |
0 |
0 |
| T435 |
18917 |
0 |
0 |
0 |
| T436 |
53208 |
0 |
0 |
0 |
| T437 |
59085 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T9,T380,T143 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T380,T143 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T9,T380,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
187 |
0 |
0 |
| T9 |
27951 |
1 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
64256 |
0 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
23919 |
0 |
0 |
0 |
| T431 |
62260 |
0 |
0 |
0 |
| T432 |
16130 |
0 |
0 |
0 |
| T433 |
82332 |
0 |
0 |
0 |
| T434 |
36658 |
0 |
0 |
0 |
| T435 |
18917 |
0 |
0 |
0 |
| T436 |
53208 |
0 |
0 |
0 |
| T437 |
59085 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
187 |
0 |
0 |
| T9 |
496 |
1 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T290 |
821 |
0 |
0 |
0 |
| T380 |
0 |
8 |
0 |
0 |
| T382 |
0 |
3 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
506 |
0 |
0 |
0 |
| T431 |
788 |
0 |
0 |
0 |
| T432 |
320 |
0 |
0 |
0 |
| T433 |
1196 |
0 |
0 |
0 |
| T434 |
517 |
0 |
0 |
0 |
| T435 |
416 |
0 |
0 |
0 |
| T436 |
828 |
0 |
0 |
0 |
| T437 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
172 |
0 |
0 |
| T143 |
3029 |
6 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
3 |
0 |
0 |
| T382 |
2764 |
8 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
1 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
172 |
0 |
0 |
| T143 |
334951 |
6 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
3 |
0 |
0 |
| T382 |
304537 |
8 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
1 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
172 |
0 |
0 |
| T143 |
334951 |
6 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
3 |
0 |
0 |
| T382 |
304537 |
8 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
1 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
172 |
0 |
0 |
| T143 |
3029 |
6 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
3 |
0 |
0 |
| T382 |
2764 |
8 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
1 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T2,T10,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T2,T10,T16 |
| 1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
169 |
0 |
0 |
| T1 |
1247 |
1 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
6231 |
0 |
0 |
0 |
| T57 |
3294 |
0 |
0 |
0 |
| T63 |
282 |
0 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
2009 |
0 |
0 |
0 |
| T106 |
1441 |
0 |
0 |
0 |
| T107 |
783 |
0 |
0 |
0 |
| T108 |
2254 |
0 |
0 |
0 |
| T109 |
1775 |
0 |
0 |
0 |
| T110 |
627 |
0 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T413 |
0 |
1 |
0 |
0 |
| T414 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
169 |
0 |
0 |
| T1 |
43752 |
1 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
207722 |
0 |
0 |
0 |
| T57 |
363095 |
0 |
0 |
0 |
| T63 |
11625 |
0 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
143740 |
0 |
0 |
0 |
| T106 |
145697 |
0 |
0 |
0 |
| T107 |
66102 |
0 |
0 |
0 |
| T108 |
230237 |
0 |
0 |
0 |
| T109 |
121535 |
0 |
0 |
0 |
| T110 |
43415 |
0 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T413 |
0 |
1 |
0 |
0 |
| T414 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T1,T2,T15 |
| 1 | 1 | Covered | T2,T10,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Covered | T2,T10,T16 |
| 1 | 1 | Covered | T1,T2,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
169 |
0 |
0 |
| T1 |
43752 |
1 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
207722 |
0 |
0 |
0 |
| T57 |
363095 |
0 |
0 |
0 |
| T63 |
11625 |
0 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
143740 |
0 |
0 |
0 |
| T106 |
145697 |
0 |
0 |
0 |
| T107 |
66102 |
0 |
0 |
0 |
| T108 |
230237 |
0 |
0 |
0 |
| T109 |
121535 |
0 |
0 |
0 |
| T110 |
43415 |
0 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T413 |
0 |
1 |
0 |
0 |
| T414 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
169 |
0 |
0 |
| T1 |
1247 |
1 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
6231 |
0 |
0 |
0 |
| T57 |
3294 |
0 |
0 |
0 |
| T63 |
282 |
0 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
2009 |
0 |
0 |
0 |
| T106 |
1441 |
0 |
0 |
0 |
| T107 |
783 |
0 |
0 |
0 |
| T108 |
2254 |
0 |
0 |
0 |
| T109 |
1775 |
0 |
0 |
0 |
| T110 |
627 |
0 |
0 |
0 |
| T380 |
0 |
6 |
0 |
0 |
| T413 |
0 |
1 |
0 |
0 |
| T414 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
176 |
0 |
0 |
| T143 |
3029 |
2 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
10 |
0 |
0 |
| T382 |
2764 |
3 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
176 |
0 |
0 |
| T143 |
334951 |
2 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
10 |
0 |
0 |
| T382 |
304537 |
3 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
176 |
0 |
0 |
| T143 |
334951 |
2 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
10 |
0 |
0 |
| T382 |
304537 |
3 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
176 |
0 |
0 |
| T143 |
3029 |
2 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
10 |
0 |
0 |
| T382 |
2764 |
3 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T11,T12,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T11 |
538 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T52 |
522 |
0 |
0 |
0 |
| T104 |
5091 |
0 |
0 |
0 |
| T143 |
0 |
7 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
408 |
0 |
0 |
0 |
| T441 |
353 |
0 |
0 |
0 |
| T442 |
876 |
0 |
0 |
0 |
| T443 |
805 |
0 |
0 |
0 |
| T444 |
589 |
0 |
0 |
0 |
| T445 |
955 |
0 |
0 |
0 |
| T446 |
643 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T11 |
27660 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T52 |
33292 |
0 |
0 |
0 |
| T104 |
169003 |
0 |
0 |
0 |
| T143 |
0 |
7 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
24922 |
0 |
0 |
0 |
| T441 |
20336 |
0 |
0 |
0 |
| T442 |
48701 |
0 |
0 |
0 |
| T443 |
64250 |
0 |
0 |
0 |
| T444 |
45553 |
0 |
0 |
0 |
| T445 |
55349 |
0 |
0 |
0 |
| T446 |
57395 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T11,T12,T380 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T12,T380 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T11,T12,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T11 |
27660 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T52 |
33292 |
0 |
0 |
0 |
| T104 |
169003 |
0 |
0 |
0 |
| T143 |
0 |
7 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
24922 |
0 |
0 |
0 |
| T441 |
20336 |
0 |
0 |
0 |
| T442 |
48701 |
0 |
0 |
0 |
| T443 |
64250 |
0 |
0 |
0 |
| T444 |
45553 |
0 |
0 |
0 |
| T445 |
55349 |
0 |
0 |
0 |
| T446 |
57395 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T11 |
538 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T52 |
522 |
0 |
0 |
0 |
| T104 |
5091 |
0 |
0 |
0 |
| T143 |
0 |
7 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T440 |
408 |
0 |
0 |
0 |
| T441 |
353 |
0 |
0 |
0 |
| T442 |
876 |
0 |
0 |
0 |
| T443 |
805 |
0 |
0 |
0 |
| T444 |
589 |
0 |
0 |
0 |
| T445 |
955 |
0 |
0 |
0 |
| T446 |
643 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
172 |
0 |
0 |
| T143 |
3029 |
3 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
3 |
0 |
0 |
| T382 |
2764 |
1 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
11 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
172 |
0 |
0 |
| T143 |
334951 |
3 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
3 |
0 |
0 |
| T382 |
304537 |
1 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
11 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
172 |
0 |
0 |
| T143 |
334951 |
3 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
3 |
0 |
0 |
| T382 |
304537 |
1 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
11 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
172 |
0 |
0 |
| T143 |
3029 |
3 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
3 |
0 |
0 |
| T382 |
2764 |
1 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
11 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T412,T7,T8 |
| 1 | 0 | Covered | T412,T7,T8 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T412,T7,T8 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T7,T8,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
185 |
0 |
0 |
| T143 |
3029 |
2 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
2 |
0 |
0 |
| T382 |
2764 |
6 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
12 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
188 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T183 |
27063 |
0 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T398 |
0 |
12 |
0 |
0 |
| T412 |
29487 |
1 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T452 |
33104 |
0 |
0 |
0 |
| T453 |
183620 |
0 |
0 |
0 |
| T454 |
142075 |
0 |
0 |
0 |
| T455 |
154085 |
0 |
0 |
0 |
| T456 |
72573 |
0 |
0 |
0 |
| T457 |
107964 |
0 |
0 |
0 |
| T458 |
18764 |
0 |
0 |
0 |
| T459 |
321229 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T380 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T380,T143,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T380 |
| 1 | 0 | Covered | T380,T143,T144 |
| 1 | 1 | Covered | T7,T8,T380 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
187 |
0 |
0 |
| T7 |
30877 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T391 |
40777 |
0 |
0 |
0 |
| T398 |
0 |
12 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T460 |
20717 |
0 |
0 |
0 |
| T461 |
53171 |
0 |
0 |
0 |
| T462 |
47362 |
0 |
0 |
0 |
| T463 |
50072 |
0 |
0 |
0 |
| T464 |
65761 |
0 |
0 |
0 |
| T465 |
174822 |
0 |
0 |
0 |
| T466 |
55057 |
0 |
0 |
0 |
| T467 |
35934 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
187 |
0 |
0 |
| T7 |
548 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T382 |
0 |
6 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T391 |
975 |
0 |
0 |
0 |
| T398 |
0 |
12 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T460 |
368 |
0 |
0 |
0 |
| T461 |
664 |
0 |
0 |
0 |
| T462 |
507 |
0 |
0 |
0 |
| T463 |
865 |
0 |
0 |
0 |
| T464 |
823 |
0 |
0 |
0 |
| T465 |
1660 |
0 |
0 |
0 |
| T466 |
689 |
0 |
0 |
0 |
| T467 |
613 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
1 |
0 |
0 |
| T382 |
2764 |
6 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
1 |
0 |
0 |
| T382 |
304537 |
6 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T380,T143,T383 |
| 1 | 1 | Covered | T143,T144,T398 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T380,T143,T383 |
| 1 | 0 | Covered | T143,T144,T398 |
| 1 | 1 | Covered | T380,T143,T383 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151221673 |
177 |
0 |
0 |
| T143 |
334951 |
7 |
0 |
0 |
| T144 |
79016 |
2 |
0 |
0 |
| T380 |
322324 |
1 |
0 |
0 |
| T382 |
304537 |
6 |
0 |
0 |
| T383 |
44756 |
1 |
0 |
0 |
| T384 |
54996 |
1 |
0 |
0 |
| T398 |
334370 |
4 |
0 |
0 |
| T407 |
82913 |
2 |
0 |
0 |
| T415 |
46063 |
1 |
0 |
0 |
| T416 |
71442 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1851077 |
177 |
0 |
0 |
| T143 |
3029 |
7 |
0 |
0 |
| T144 |
881 |
2 |
0 |
0 |
| T380 |
2954 |
1 |
0 |
0 |
| T382 |
2764 |
6 |
0 |
0 |
| T383 |
680 |
1 |
0 |
0 |
| T384 |
728 |
1 |
0 |
0 |
| T398 |
3109 |
4 |
0 |
0 |
| T407 |
934 |
2 |
0 |
0 |
| T415 |
699 |
1 |
0 |
0 |
| T416 |
910 |
2 |
0 |
0 |