Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T25,T26 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
13919 |
13444 |
0 |
0 |
selKnown1 |
123602 |
122265 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13919 |
13444 |
0 |
0 |
T4 |
1040 |
1039 |
0 |
0 |
T21 |
3 |
2 |
0 |
0 |
T26 |
233 |
232 |
0 |
0 |
T28 |
34 |
33 |
0 |
0 |
T42 |
23 |
21 |
0 |
0 |
T43 |
20 |
18 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T59 |
16 |
15 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T71 |
2 |
1 |
0 |
0 |
T73 |
0 |
40 |
0 |
0 |
T172 |
0 |
3 |
0 |
0 |
T173 |
3 |
2 |
0 |
0 |
T174 |
0 |
15 |
0 |
0 |
T191 |
10 |
27 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
6 |
5 |
0 |
0 |
T197 |
8 |
7 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123602 |
122265 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T42 |
18 |
16 |
0 |
0 |
T43 |
17 |
15 |
0 |
0 |
T44 |
42 |
40 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T191 |
14 |
12 |
0 |
0 |
T192 |
20 |
18 |
0 |
0 |
T193 |
13 |
11 |
0 |
0 |
T194 |
9 |
7 |
0 |
0 |
T195 |
26 |
24 |
0 |
0 |
T196 |
35 |
33 |
0 |
0 |
T197 |
17 |
16 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T28,T60,T61 |
0 | 1 | Covered | T28,T60,T61 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T28,T60,T61 |
1 | 1 | Covered | T28,T60,T61 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
831 |
700 |
0 |
0 |
T21 |
3 |
2 |
0 |
0 |
T28 |
34 |
33 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T59 |
16 |
15 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T71 |
2 |
1 |
0 |
0 |
T73 |
0 |
40 |
0 |
0 |
T172 |
0 |
3 |
0 |
0 |
T173 |
3 |
2 |
0 |
0 |
T174 |
0 |
15 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1754 |
751 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T201 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2231 |
2214 |
0 |
0 |
selKnown1 |
684 |
666 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2231 |
2214 |
0 |
0 |
T4 |
1040 |
1039 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
233 |
232 |
0 |
0 |
T42 |
15 |
14 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T191 |
0 |
18 |
0 |
0 |
T201 |
148 |
147 |
0 |
0 |
T202 |
369 |
368 |
0 |
0 |
T203 |
19 |
18 |
0 |
0 |
T204 |
307 |
306 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
684 |
666 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
22 |
21 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
8 |
7 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
18 |
17 |
0 |
0 |
T196 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56 |
45 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
6 |
5 |
0 |
0 |
T197 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102 |
89 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T44 |
20 |
19 |
0 |
0 |
T191 |
6 |
5 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
8 |
7 |
0 |
0 |
T196 |
18 |
17 |
0 |
0 |
T197 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T45,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2227 |
2209 |
0 |
0 |
selKnown1 |
131 |
116 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2227 |
2209 |
0 |
0 |
T4 |
1048 |
1047 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
237 |
236 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
0 |
5 |
0 |
0 |
T191 |
0 |
13 |
0 |
0 |
T201 |
148 |
147 |
0 |
0 |
T202 |
363 |
362 |
0 |
0 |
T203 |
19 |
18 |
0 |
0 |
T204 |
311 |
310 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
116 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
5 |
4 |
0 |
0 |
T44 |
18 |
17 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
8 |
7 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
48 |
35 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
10 |
9 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121 |
108 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
19 |
18 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
2 |
1 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T195 |
18 |
17 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T197 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T201 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2703 |
2686 |
0 |
0 |
selKnown1 |
127 |
116 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2686 |
0 |
0 |
T4 |
1023 |
1022 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
406 |
405 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T191 |
0 |
18 |
0 |
0 |
T192 |
0 |
11 |
0 |
0 |
T201 |
318 |
317 |
0 |
0 |
T202 |
353 |
352 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
488 |
487 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127 |
116 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
19 |
18 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
11 |
10 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T197 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
55 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T191 |
0 |
6 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111 |
98 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
10 |
9 |
0 |
0 |
T196 |
14 |
13 |
0 |
0 |
T197 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T201 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2704 |
2688 |
0 |
0 |
selKnown1 |
320 |
308 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2704 |
2688 |
0 |
0 |
T4 |
1032 |
1031 |
0 |
0 |
T26 |
408 |
407 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T191 |
20 |
19 |
0 |
0 |
T192 |
0 |
8 |
0 |
0 |
T201 |
316 |
315 |
0 |
0 |
T202 |
347 |
346 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
490 |
489 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320 |
308 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T46 |
167 |
166 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
16 |
15 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
10 |
9 |
0 |
0 |
T195 |
21 |
20 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77 |
59 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T191 |
0 |
7 |
0 |
0 |
T192 |
0 |
3 |
0 |
0 |
T193 |
0 |
6 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134 |
121 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
T193 |
9 |
8 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T196 |
25 |
24 |
0 |
0 |
T197 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T25,T45,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T25,T45,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
712 |
691 |
0 |
0 |
selKnown1 |
2069 |
2041 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
712 |
691 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
18 |
17 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
21 |
20 |
0 |
0 |
T196 |
25 |
24 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2069 |
2041 |
0 |
0 |
T4 |
1023 |
1022 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
198 |
197 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T191 |
0 |
16 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T201 |
111 |
110 |
0 |
0 |
T202 |
353 |
352 |
0 |
0 |
T204 |
0 |
271 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T25,T45,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T25,T45,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
712 |
691 |
0 |
0 |
selKnown1 |
2066 |
2038 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
712 |
691 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
14 |
13 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
T193 |
18 |
17 |
0 |
0 |
T194 |
18 |
17 |
0 |
0 |
T195 |
20 |
19 |
0 |
0 |
T196 |
28 |
27 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2066 |
2038 |
0 |
0 |
T4 |
1023 |
1022 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
198 |
197 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T191 |
0 |
16 |
0 |
0 |
T192 |
0 |
4 |
0 |
0 |
T201 |
111 |
110 |
0 |
0 |
T202 |
353 |
352 |
0 |
0 |
T204 |
0 |
271 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T4,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
157 |
129 |
0 |
0 |
selKnown1 |
2077 |
2049 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157 |
129 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
15 |
14 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
28 |
27 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
23 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2077 |
2049 |
0 |
0 |
T4 |
1032 |
1031 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
200 |
199 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T191 |
0 |
15 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T201 |
109 |
108 |
0 |
0 |
T202 |
0 |
346 |
0 |
0 |
T204 |
0 |
273 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T4,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
156 |
128 |
0 |
0 |
selKnown1 |
2068 |
2040 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156 |
128 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
15 |
14 |
0 |
0 |
T193 |
9 |
8 |
0 |
0 |
T194 |
26 |
25 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
22 |
21 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2068 |
2040 |
0 |
0 |
T4 |
1032 |
1031 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
200 |
199 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T191 |
0 |
12 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T201 |
109 |
108 |
0 |
0 |
T202 |
0 |
346 |
0 |
0 |
T204 |
0 |
273 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T24,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T24,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
155 |
138 |
0 |
0 |
selKnown1 |
27953 |
27924 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155 |
138 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
16 |
15 |
0 |
0 |
T191 |
18 |
17 |
0 |
0 |
T192 |
17 |
16 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T195 |
10 |
9 |
0 |
0 |
T196 |
26 |
25 |
0 |
0 |
T197 |
16 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27953 |
27924 |
0 |
0 |
T4 |
1039 |
1038 |
0 |
0 |
T19 |
2360 |
2359 |
0 |
0 |
T26 |
439 |
438 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T84 |
4017 |
4016 |
0 |
0 |
T153 |
1422 |
1421 |
0 |
0 |
T201 |
350 |
349 |
0 |
0 |
T202 |
368 |
367 |
0 |
0 |
T205 |
4723 |
4722 |
0 |
0 |
T206 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T71,T62,T22 |
0 | 1 | Covered | T24,T43,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T71,T62,T22 |
1 | 1 | Covered | T24,T43,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
148 |
131 |
0 |
0 |
selKnown1 |
27951 |
27922 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
131 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
14 |
13 |
0 |
0 |
T191 |
16 |
15 |
0 |
0 |
T192 |
17 |
16 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T195 |
9 |
8 |
0 |
0 |
T196 |
26 |
25 |
0 |
0 |
T197 |
14 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27951 |
27922 |
0 |
0 |
T4 |
1039 |
1038 |
0 |
0 |
T19 |
2360 |
2359 |
0 |
0 |
T26 |
439 |
438 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T84 |
4017 |
4016 |
0 |
0 |
T153 |
1422 |
1421 |
0 |
0 |
T201 |
350 |
349 |
0 |
0 |
T202 |
368 |
367 |
0 |
0 |
T205 |
4723 |
4722 |
0 |
0 |
T206 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T71,T62 |
0 | 1 | Covered | T4,T33,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T33,T71,T62 |
1 | 1 | Covered | T4,T33,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
463 |
421 |
0 |
0 |
selKnown1 |
27968 |
27940 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463 |
421 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
30 |
29 |
0 |
0 |
T209 |
8 |
7 |
0 |
0 |
T210 |
2 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
7 |
0 |
0 |
T213 |
0 |
28 |
0 |
0 |
T214 |
0 |
1 |
0 |
0 |
T215 |
0 |
34 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27968 |
27940 |
0 |
0 |
T4 |
1047 |
1046 |
0 |
0 |
T19 |
2360 |
2359 |
0 |
0 |
T26 |
443 |
442 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T84 |
4017 |
4016 |
0 |
0 |
T153 |
1422 |
1421 |
0 |
0 |
T201 |
350 |
349 |
0 |
0 |
T202 |
362 |
361 |
0 |
0 |
T205 |
4723 |
4722 |
0 |
0 |
T206 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T71,T62 |
0 | 1 | Covered | T4,T33,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T26,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T33,T71,T62 |
1 | 1 | Covered | T4,T33,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
466 |
424 |
0 |
0 |
selKnown1 |
27966 |
27938 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
466 |
424 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
30 |
29 |
0 |
0 |
T209 |
8 |
7 |
0 |
0 |
T210 |
2 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
7 |
0 |
0 |
T213 |
0 |
28 |
0 |
0 |
T214 |
0 |
1 |
0 |
0 |
T215 |
0 |
34 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27966 |
27938 |
0 |
0 |
T4 |
1047 |
1046 |
0 |
0 |
T19 |
2360 |
2359 |
0 |
0 |
T26 |
443 |
442 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T84 |
4017 |
4016 |
0 |
0 |
T153 |
1422 |
1421 |
0 |
0 |
T201 |
350 |
349 |
0 |
0 |
T202 |
362 |
361 |
0 |
0 |
T205 |
4723 |
4722 |
0 |
0 |
T206 |
2355 |
2354 |
0 |
0 |