Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T13,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2131538 |
0 |
0 |
| T1 |
71268 |
1237 |
0 |
0 |
| T2 |
0 |
661 |
0 |
0 |
| T3 |
0 |
785 |
0 |
0 |
| T8 |
503152 |
2063 |
0 |
0 |
| T9 |
0 |
1989 |
0 |
0 |
| T10 |
22455 |
268 |
0 |
0 |
| T11 |
0 |
1483 |
0 |
0 |
| T13 |
0 |
572 |
0 |
0 |
| T14 |
0 |
312 |
0 |
0 |
| T16 |
0 |
928 |
0 |
0 |
| T95 |
0 |
600 |
0 |
0 |
| T96 |
0 |
860 |
0 |
0 |
| T97 |
135448 |
0 |
0 |
0 |
| T98 |
18462 |
0 |
0 |
0 |
| T99 |
801696 |
0 |
0 |
0 |
| T100 |
181390 |
0 |
0 |
0 |
| T101 |
50256 |
0 |
0 |
0 |
| T102 |
59646 |
0 |
0 |
0 |
| T103 |
30864 |
0 |
0 |
0 |
| T104 |
288850 |
0 |
0 |
0 |
| T105 |
148860 |
0 |
0 |
0 |
| T146 |
0 |
5711 |
0 |
0 |
| T147 |
0 |
3287 |
0 |
0 |
| T220 |
0 |
344 |
0 |
0 |
| T391 |
0 |
12043 |
0 |
0 |
| T392 |
0 |
3529 |
0 |
0 |
| T393 |
0 |
16075 |
0 |
0 |
| T413 |
0 |
10110 |
0 |
0 |
| T423 |
0 |
2242 |
0 |
0 |
| T424 |
0 |
1493 |
0 |
0 |
| T425 |
118202 |
0 |
0 |
0 |
| T426 |
84928 |
0 |
0 |
0 |
| T427 |
130360 |
0 |
0 |
0 |
| T428 |
98294 |
0 |
0 |
0 |
| T429 |
622100 |
0 |
0 |
0 |
| T430 |
274378 |
0 |
0 |
0 |
| T431 |
596392 |
0 |
0 |
0 |
| T432 |
45076 |
0 |
0 |
0 |
| T433 |
71836 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44438500 |
38991150 |
0 |
0 |
| T4 |
23225 |
18925 |
0 |
0 |
| T5 |
36475 |
32175 |
0 |
0 |
| T6 |
21725 |
17425 |
0 |
0 |
| T17 |
21775 |
17400 |
0 |
0 |
| T18 |
17125 |
12775 |
0 |
0 |
| T27 |
35875 |
31575 |
0 |
0 |
| T28 |
12150 |
7850 |
0 |
0 |
| T33 |
98600 |
94275 |
0 |
0 |
| T85 |
132175 |
130575 |
0 |
0 |
| T86 |
82075 |
77775 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5266 |
0 |
0 |
| T1 |
71268 |
3 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T8 |
503152 |
5 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
22455 |
1 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
135448 |
0 |
0 |
0 |
| T98 |
18462 |
0 |
0 |
0 |
| T99 |
801696 |
0 |
0 |
0 |
| T100 |
181390 |
0 |
0 |
0 |
| T101 |
50256 |
0 |
0 |
0 |
| T102 |
59646 |
0 |
0 |
0 |
| T103 |
30864 |
0 |
0 |
0 |
| T104 |
288850 |
0 |
0 |
0 |
| T105 |
148860 |
0 |
0 |
0 |
| T146 |
0 |
16 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T220 |
0 |
1 |
0 |
0 |
| T391 |
0 |
30 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
39 |
0 |
0 |
| T413 |
0 |
26 |
0 |
0 |
| T423 |
0 |
8 |
0 |
0 |
| T424 |
0 |
4 |
0 |
0 |
| T425 |
118202 |
0 |
0 |
0 |
| T426 |
84928 |
0 |
0 |
0 |
| T427 |
130360 |
0 |
0 |
0 |
| T428 |
98294 |
0 |
0 |
0 |
| T429 |
622100 |
0 |
0 |
0 |
| T430 |
274378 |
0 |
0 |
0 |
| T431 |
596392 |
0 |
0 |
0 |
| T432 |
45076 |
0 |
0 |
0 |
| T433 |
71836 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
2333775 |
2307525 |
0 |
0 |
| T5 |
3613750 |
3602900 |
0 |
0 |
| T6 |
1343200 |
1333975 |
0 |
0 |
| T17 |
1611350 |
1598900 |
0 |
0 |
| T18 |
1374650 |
1361825 |
0 |
0 |
| T27 |
3746925 |
3729000 |
0 |
0 |
| T28 |
627100 |
617475 |
0 |
0 |
| T33 |
10509850 |
10498275 |
0 |
0 |
| T85 |
15501075 |
15490025 |
0 |
0 |
| T86 |
9024900 |
9015225 |
0 |
0 |