Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T14 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11761 |
0 |
0 |
T1 |
162278 |
4 |
0 |
0 |
T2 |
41080 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
2932704 |
8 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T22 |
94103 |
0 |
0 |
0 |
T41 |
72102 |
0 |
0 |
0 |
T42 |
44117 |
0 |
0 |
0 |
T56 |
332782 |
0 |
0 |
0 |
T66 |
61236 |
0 |
0 |
0 |
T67 |
60689 |
0 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
71551 |
0 |
0 |
0 |
T105 |
56532 |
0 |
0 |
0 |
T106 |
556395 |
0 |
0 |
0 |
T138 |
0 |
14 |
0 |
0 |
T139 |
0 |
63 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
160458 |
0 |
0 |
0 |
T324 |
425142 |
0 |
0 |
0 |
T340 |
999570 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T400 |
0 |
7 |
0 |
0 |
T401 |
0 |
7 |
0 |
0 |
T402 |
0 |
7 |
0 |
0 |
T403 |
0 |
10 |
0 |
0 |
T404 |
0 |
5 |
0 |
0 |
T405 |
0 |
6 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
397446 |
0 |
0 |
0 |
T408 |
316836 |
0 |
0 |
0 |
T409 |
172878 |
0 |
0 |
0 |
T410 |
68298 |
0 |
0 |
0 |
T411 |
263730 |
0 |
0 |
0 |
T412 |
550470 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11771 |
0 |
0 |
T1 |
310093 |
4 |
0 |
0 |
T2 |
41080 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
2932704 |
8 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T22 |
185107 |
0 |
0 |
0 |
T41 |
141348 |
0 |
0 |
0 |
T42 |
86476 |
0 |
0 |
0 |
T56 |
656831 |
0 |
0 |
0 |
T66 |
119910 |
0 |
0 |
0 |
T67 |
736 |
0 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
140795 |
0 |
0 |
0 |
T105 |
110952 |
0 |
0 |
0 |
T106 |
1098276 |
0 |
0 |
0 |
T138 |
0 |
14 |
0 |
0 |
T139 |
0 |
63 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
160458 |
0 |
0 |
0 |
T324 |
425142 |
0 |
0 |
0 |
T340 |
999570 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T400 |
0 |
7 |
0 |
0 |
T401 |
0 |
7 |
0 |
0 |
T402 |
0 |
7 |
0 |
0 |
T403 |
0 |
10 |
0 |
0 |
T404 |
0 |
5 |
0 |
0 |
T405 |
0 |
6 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
397446 |
0 |
0 |
0 |
T408 |
316836 |
0 |
0 |
0 |
T409 |
172878 |
0 |
0 |
0 |
T410 |
68298 |
0 |
0 |
0 |
T411 |
263730 |
0 |
0 |
0 |
T412 |
550470 |
0 |
0 |
0 |