Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
259 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
20 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
259 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
20 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
259 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
20 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
259 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
20 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
225 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
225 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
225 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
225 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
226 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
226 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
226 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
226 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
5 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
247 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
247 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
247 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
247 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
7 |
0 |
0 |
T140 |
0 |
10 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
265 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
15 |
0 |
0 |
T140 |
0 |
9 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
265 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
15 |
0 |
0 |
T140 |
0 |
9 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T7,T126,T138 |
1 | 1 | Covered | T138,T139,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T126,T138 |
1 | 0 | Covered | T138,T139,T140 |
1 | 1 | Covered | T7,T126,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
265 |
0 |
0 |
T7 |
484512 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
15 |
0 |
0 |
T140 |
0 |
9 |
0 |
0 |
T247 |
26300 |
0 |
0 |
0 |
T324 |
70025 |
0 |
0 |
0 |
T340 |
165040 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
65318 |
0 |
0 |
0 |
T408 |
52166 |
0 |
0 |
0 |
T409 |
28361 |
0 |
0 |
0 |
T410 |
11076 |
0 |
0 |
0 |
T411 |
43305 |
0 |
0 |
0 |
T412 |
90347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
265 |
0 |
0 |
T7 |
4272 |
1 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
15 |
0 |
0 |
T140 |
0 |
9 |
0 |
0 |
T247 |
443 |
0 |
0 |
0 |
T324 |
832 |
0 |
0 |
0 |
T340 |
1555 |
0 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T402 |
0 |
1 |
0 |
0 |
T403 |
0 |
2 |
0 |
0 |
T404 |
0 |
1 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T407 |
923 |
0 |
0 |
0 |
T408 |
640 |
0 |
0 |
0 |
T409 |
452 |
0 |
0 |
0 |
T410 |
307 |
0 |
0 |
0 |
T411 |
650 |
0 |
0 |
0 |
T412 |
1398 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T14 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1928029 |
250 |
0 |
0 |
T1 |
4821 |
4 |
0 |
0 |
T2 |
420 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T22 |
1033 |
0 |
0 |
0 |
T41 |
952 |
0 |
0 |
0 |
T42 |
586 |
0 |
0 |
0 |
T56 |
2911 |
0 |
0 |
0 |
T66 |
854 |
0 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
769 |
0 |
0 |
0 |
T105 |
704 |
0 |
0 |
0 |
T106 |
4838 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159890454 |
253 |
0 |
0 |
T1 |
152636 |
4 |
0 |
0 |
T2 |
20120 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T22 |
92037 |
0 |
0 |
0 |
T41 |
70198 |
0 |
0 |
0 |
T42 |
42945 |
0 |
0 |
0 |
T56 |
326960 |
0 |
0 |
0 |
T66 |
59528 |
0 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
70013 |
0 |
0 |
0 |
T105 |
55124 |
0 |
0 |
0 |
T106 |
546719 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |