Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11459 |
0 |
0 |
| T1 |
5036 |
2 |
0 |
0 |
| T2 |
23518 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T16 |
42346 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T29 |
548 |
0 |
0 |
0 |
| T67 |
715 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
493 |
0 |
0 |
0 |
| T106 |
2874 |
0 |
0 |
0 |
| T107 |
699 |
0 |
0 |
0 |
| T108 |
5299 |
0 |
0 |
0 |
| T109 |
806 |
0 |
0 |
0 |
| T110 |
2813 |
0 |
0 |
0 |
| T111 |
1217 |
0 |
0 |
0 |
| T117 |
406605 |
0 |
0 |
0 |
| T122 |
63058 |
0 |
0 |
0 |
| T144 |
0 |
6 |
0 |
0 |
| T145 |
0 |
6 |
0 |
0 |
| T189 |
86669 |
0 |
0 |
0 |
| T249 |
64148 |
0 |
0 |
0 |
| T380 |
0 |
37 |
0 |
0 |
| T381 |
0 |
28 |
0 |
0 |
| T383 |
0 |
6 |
0 |
0 |
| T384 |
0 |
3 |
0 |
0 |
| T418 |
0 |
2 |
0 |
0 |
| T419 |
0 |
1 |
0 |
0 |
| T421 |
83964 |
0 |
0 |
0 |
| T422 |
20191 |
0 |
0 |
0 |
| T423 |
53573 |
0 |
0 |
0 |
| T424 |
98635 |
0 |
0 |
0 |
| T425 |
34759 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11471 |
0 |
0 |
| T1 |
178783 |
2 |
0 |
0 |
| T2 |
23518 |
3 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T16 |
1024 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T29 |
41214 |
0 |
0 |
0 |
| T67 |
46847 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
22891 |
0 |
0 |
0 |
| T106 |
322517 |
0 |
0 |
0 |
| T107 |
53725 |
0 |
0 |
0 |
| T108 |
620062 |
0 |
0 |
0 |
| T109 |
42647 |
0 |
0 |
0 |
| T110 |
309438 |
0 |
0 |
0 |
| T111 |
102551 |
0 |
0 |
0 |
| T117 |
406605 |
0 |
0 |
0 |
| T122 |
63058 |
0 |
0 |
0 |
| T144 |
0 |
10 |
0 |
0 |
| T145 |
0 |
10 |
0 |
0 |
| T189 |
86669 |
0 |
0 |
0 |
| T249 |
64148 |
0 |
0 |
0 |
| T380 |
0 |
54 |
0 |
0 |
| T381 |
0 |
52 |
0 |
0 |
| T383 |
0 |
10 |
0 |
0 |
| T384 |
0 |
5 |
0 |
0 |
| T418 |
0 |
2 |
0 |
0 |
| T419 |
0 |
3 |
0 |
0 |
| T420 |
0 |
1 |
0 |
0 |
| T421 |
83964 |
0 |
0 |
0 |
| T422 |
20191 |
0 |
0 |
0 |
| T423 |
53573 |
0 |
0 |
0 |
| T424 |
98635 |
0 |
0 |
0 |
| T425 |
34759 |
0 |
0 |
0 |