Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : uart
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.26 90.26

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_uart_0.1/rtl/uart.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_uart1 89.54 89.54
tb.dut.top_earlgrey.u_uart2 89.54 89.54
tb.dut.top_earlgrey.u_uart3 89.61 89.61
tb.dut.top_earlgrey.u_uart0 90.13 90.13



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.54 89.54


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.54 89.54


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.54 89.54


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.54 89.54


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.61 89.61


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.61 89.61


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 308 278 90.26
Total Bits 0->1 154 139 90.26
Total Bits 1->0 154 139 90.26

Ports 40 32 80.00
Port Bits 308 278 90.26
Port Bits 0->1 154 139 90.26
Port Bits 1->0 154 139 90.26

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T18,T130,T132 Yes T18,T130,T132 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T18,T130,T132 Yes T18,T130,T132 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T18,T130,T132 Yes T18,T130,T132 INPUT
tl_o.a_ready Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T18,T132,T250 Yes T18,T132,T250 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T54,T55,T155 Yes T18,T130,T132 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T63,*T357,*T18 Yes T63,T357,T18 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T54,T55,T155 Yes T18,T130,T132 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T18,*T130,*T132 Yes T18,T130,T132 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T20,T198,T193 Yes T20,T198,T193 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T233,T111 Yes T108,T233,T111 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T233,T111 Yes T108,T233,T111 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T20,T198,T193 Yes T20,T198,T193 OUTPUT
cio_rx_i Yes Yes T18,T20,T132 Yes T4,T5,T6 INPUT
cio_tx_o Yes Yes T18,T132,T250 Yes T18,T132,T250 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T18,T132,T250 Yes T18,T132,T250 OUTPUT
intr_tx_empty_o Yes Yes T18,T132,T250 Yes T18,T132,T250 OUTPUT
intr_rx_watermark_o Yes Yes T18,T132,T250 Yes T18,T132,T250 OUTPUT
intr_tx_done_o Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
intr_rx_overflow_o Yes Yes T18,T130,T132 Yes T18,T130,T132 OUTPUT
intr_rx_frame_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_break_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_timeout_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_parity_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 306 274 89.54
Total Bits 0->1 153 137 89.54
Total Bits 1->0 153 137 89.54

Ports 40 32 80.00
Port Bits 306 274 89.54
Port Bits 0->1 153 137 89.54
Port Bits 1->0 153 137 89.54

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T132,T250,T161 Yes T132,T250,T161 INPUT
tl_o.a_ready Yes Yes T132,T250,T161 Yes T132,T250,T161 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T132,T250,T161 Yes T132,T250,T161 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T132,T250,T161 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T132,T250,T161 Yes T132,T250,T161 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No No OUTPUT
tl_o.d_source[1] Yes Yes *T132,*T250,*T161 Yes T132,T250,T161 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T161,T233,T359 Yes T132,T250,T161 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T132,*T250,*T358 Yes T132,T250,T358 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T132,T250,T161 Yes T132,T250,T161 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T108,T161,T233 Yes T108,T161,T233 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T108,T161,T233 Yes T108,T161,T233 OUTPUT
cio_rx_i Yes Yes T132,T250,T45 Yes T132,T250,T45 INPUT
cio_tx_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
intr_tx_empty_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
intr_rx_watermark_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
intr_tx_done_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
intr_rx_overflow_o Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
intr_rx_frame_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_break_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_timeout_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_parity_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 306 274 89.54
Total Bits 0->1 153 137 89.54
Total Bits 1->0 153 137 89.54

Ports 40 32 80.00
Port Bits 306 274 89.54
Port Bits 0->1 153 137 89.54
Port Bits 1->0 153 137 89.54

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T18,T102,T161 Yes T18,T102,T161 INPUT
tl_o.a_ready Yes Yes T18,T102,T161 Yes T18,T102,T161 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T18,T102,T161 Yes T18,T102,T161 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T18,T102,T161 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T18,T102,T161 Yes T18,T102,T161 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No No OUTPUT
tl_o.d_source[1] Yes Yes *T18,*T102,*T161 Yes T18,T102,T161 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T161,T233,T359 Yes T18,T102,T161 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T18,*T102,*T360 Yes T18,T102,T360 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T18,T102,T161 Yes T18,T102,T161 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T108,T161,T375 Yes T108,T161,T375 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T108,T161,T375 Yes T108,T161,T375 OUTPUT
cio_rx_i Yes Yes T18,T102,T360 Yes T18,T102,T360 INPUT
cio_tx_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
intr_tx_empty_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
intr_rx_watermark_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
intr_tx_done_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
intr_rx_overflow_o Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
intr_rx_frame_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_break_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_timeout_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_parity_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 308 276 89.61
Total Bits 0->1 154 138 89.61
Total Bits 1->0 154 138 89.61

Ports 40 32 80.00
Port Bits 308 276 89.61
Port Bits 0->1 154 138 89.61
Port Bits 1->0 154 138 89.61

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T161,T30,T31 Yes T161,T30,T31 INPUT
tl_o.a_ready Yes Yes T161,T30,T31 Yes T161,T30,T31 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T161,T30,T31 Yes T161,T30,T31 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T161,T30,T31 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T161,T30,T31 Yes T161,T30,T31 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No No OUTPUT
tl_o.d_source[1] Yes Yes *T161,*T30,*T31 Yes T161,T30,T31 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T161,T233,T359 Yes T161,T30,T31 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T30,*T31,*T361 Yes T30,T31,T361 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T161,T30,T31 Yes T161,T30,T31 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T20,T108,T161 Yes T20,T108,T161 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T111,T129 Yes T108,T111,T129 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T20,T108,T161 Yes T20,T108,T161 OUTPUT
cio_rx_i Yes Yes T30,T31,T361 Yes T30,T31,T361 INPUT
cio_tx_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
intr_tx_empty_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
intr_rx_watermark_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
intr_tx_done_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
intr_rx_overflow_o Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
intr_rx_frame_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_break_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_timeout_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_parity_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 304 274 90.13
Total Bits 0->1 152 137 90.13
Total Bits 1->0 152 137 90.13

Ports 40 32 80.00
Port Bits 304 274 90.13
Port Bits 0->1 152 137 90.13
Port Bits 1->0 152 137 90.13

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T130,T43,T263 Yes T130,T43,T263 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T130,T43,T263 Yes T130,T43,T263 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T130,T43,T263 Yes T130,T43,T263 INPUT
tl_o.a_ready Yes Yes T130,T263,T54 Yes T130,T263,T54 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T263,T54,T55 Yes T263,T54,T55 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T130,T263,T54 Yes T130,T263,T54 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T54,T55,T155 Yes T130,T263,T54 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T130,T263,T54 Yes T130,T263,T54 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T63,*T357,*T130 Yes T63,T357,T130 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T54,T55,T155 Yes T130,T263,T54 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T130,*T263,*T54 Yes T130,T263,T54 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T130,T263,T54 Yes T130,T263,T54 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T198,T193,T108 Yes T198,T193,T108 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T233,T111 Yes T108,T233,T111 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T233,T111 Yes T108,T233,T111 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T198,T193,T108 Yes T198,T193,T108 OUTPUT
cio_rx_i Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
cio_tx_o Yes Yes T263,T54,T55 Yes T263,T54,T55 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T263,T155,T112 Yes T263,T155,T112 OUTPUT
intr_tx_empty_o Yes Yes T263,T112,T376 Yes T263,T112,T376 OUTPUT
intr_rx_watermark_o Yes Yes T263,T112,T376 Yes T263,T112,T376 OUTPUT
intr_tx_done_o Yes Yes T130,T263,T112 Yes T130,T263,T112 OUTPUT
intr_rx_overflow_o Yes Yes T130,T263,T112 Yes T130,T263,T112 OUTPUT
intr_rx_frame_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_break_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_timeout_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT
intr_rx_parity_err_o Yes Yes T157,T158,T159 Yes T157,T158,T159 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%