Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : xbar_peri
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.82 89.82

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_top_earlgrey_xbar_peri_0.1/rtl/autogen/xbar_peri.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_xbar_peri 89.82 89.82



Module Instance : tb.dut.top_earlgrey.u_xbar_peri

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.82 89.82


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.82 89.82


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : xbar_peri
TotalCoveredPercent
Totals 562 370 65.84
Total Bits 7060 6341 89.82
Total Bits 0->1 3530 3171 89.83
Total Bits 1->0 3530 3170 89.80

Ports 562 370 65.84
Port Bits 7060 6341 89.82
Port Bits 0->1 3530 3171 89.83
Port Bits 1->0 3530 3170 89.80

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_peri_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_peri_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_main_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.instr_type[2:1] No No No INPUT
tl_main_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_main_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_main_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_main_i.a_opcode[1] No No No INPUT
tl_main_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_o.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_error Yes Yes T20,T199,T207 Yes T20,T199,T207 OUTPUT
tl_main_o.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_user.rsp_intg[5:0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_user.rsp_intg[6] No No No OUTPUT
tl_main_o.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_sink No No No OUTPUT
tl_main_o.d_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_main_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_main_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.data_intg[6:0] Yes Yes T130,T43,T263 Yes T130,T43,T263 OUTPUT
tl_uart0_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart0_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_data[31:0] Yes Yes T130,T43,T263 Yes T130,T43,T263 OUTPUT
tl_uart0_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_uart0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_uart0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_uart0_o.a_opcode[1] No No No OUTPUT
tl_uart0_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_valid Yes Yes T130,T43,T263 Yes T130,T43,T263 OUTPUT
tl_uart0_i.a_ready Yes Yes T130,T263,T54 Yes T130,T263,T54 INPUT
tl_uart0_i.d_error No No No INPUT
tl_uart0_i.d_user.data_intg[6:0] Yes Yes T263,T54,T55 Yes T263,T54,T55 INPUT
tl_uart0_i.d_user.rsp_intg[1:0] Yes Yes T130,T263,T54 Yes T130,T263,T54 INPUT
tl_uart0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart0_i.d_user.rsp_intg[5:4] Yes Yes T54,T55,T155 Yes T130,T263,T54 INPUT
tl_uart0_i.d_user.rsp_intg[6] No No No INPUT
tl_uart0_i.d_data[31:0] Yes Yes T130,T263,T54 Yes T130,T263,T54 INPUT
tl_uart0_i.d_sink No No No INPUT
tl_uart0_i.d_source[1:0] Yes Yes *T63,*T357,*T130 Yes T63,T357,T130 INPUT
tl_uart0_i.d_source[5:2] No No No INPUT
tl_uart0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_size[0] No No No INPUT
tl_uart0_i.d_size[1] Yes Yes T54,T55,T155 Yes T130,T263,T54 INPUT
tl_uart0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_opcode[0] Yes Yes *T130,*T263,*T54 Yes T130,T263,T54 INPUT
tl_uart0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_valid Yes Yes T130,T263,T54 Yes T130,T263,T54 INPUT
tl_uart1_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.data_intg[6:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
tl_uart1_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart1_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_data[31:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 OUTPUT
tl_uart1_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_uart1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_uart1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_uart1_o.a_opcode[1] No No No OUTPUT
tl_uart1_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_valid Yes Yes T132,T250,T161 Yes T132,T250,T161 OUTPUT
tl_uart1_i.a_ready Yes Yes T132,T250,T161 Yes T132,T250,T161 INPUT
tl_uart1_i.d_error No No No INPUT
tl_uart1_i.d_user.data_intg[6:0] Yes Yes T132,T250,T358 Yes T132,T250,T358 INPUT
tl_uart1_i.d_user.rsp_intg[1:0] Yes Yes T132,T250,T161 Yes T132,T250,T161 INPUT
tl_uart1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart1_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T132,T250,T161 INPUT
tl_uart1_i.d_user.rsp_intg[6] No No No INPUT
tl_uart1_i.d_data[31:0] Yes Yes T132,T250,T161 Yes T132,T250,T161 INPUT
tl_uart1_i.d_sink No No No INPUT
tl_uart1_i.d_source[0] No No No INPUT
tl_uart1_i.d_source[1] Yes Yes *T132,*T250,*T161 Yes T132,T250,T161 INPUT
tl_uart1_i.d_source[5:2] No No No INPUT
tl_uart1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_size[0] No No No INPUT
tl_uart1_i.d_size[1] Yes Yes T161,T233,T359 Yes T132,T250,T161 INPUT
tl_uart1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_opcode[0] Yes Yes *T132,*T250,*T358 Yes T132,T250,T358 INPUT
tl_uart1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_valid Yes Yes T132,T250,T161 Yes T132,T250,T161 INPUT
tl_uart2_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.data_intg[6:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
tl_uart2_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart2_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_data[31:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 OUTPUT
tl_uart2_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_uart2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_uart2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_uart2_o.a_opcode[1] No No No OUTPUT
tl_uart2_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_valid Yes Yes T18,T102,T161 Yes T18,T102,T161 OUTPUT
tl_uart2_i.a_ready Yes Yes T18,T102,T161 Yes T18,T102,T161 INPUT
tl_uart2_i.d_error No No No INPUT
tl_uart2_i.d_user.data_intg[6:0] Yes Yes T18,T102,T360 Yes T18,T102,T360 INPUT
tl_uart2_i.d_user.rsp_intg[1:0] Yes Yes T18,T102,T161 Yes T18,T102,T161 INPUT
tl_uart2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart2_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T18,T102,T161 INPUT
tl_uart2_i.d_user.rsp_intg[6] No No No INPUT
tl_uart2_i.d_data[31:0] Yes Yes T18,T102,T161 Yes T18,T102,T161 INPUT
tl_uart2_i.d_sink No No No INPUT
tl_uart2_i.d_source[0] No No No INPUT
tl_uart2_i.d_source[1] Yes Yes *T18,*T102,*T161 Yes T18,T102,T161 INPUT
tl_uart2_i.d_source[5:2] No No No INPUT
tl_uart2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_size[0] No No No INPUT
tl_uart2_i.d_size[1] Yes Yes T161,T233,T359 Yes T18,T102,T161 INPUT
tl_uart2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_opcode[0] Yes Yes *T18,*T102,*T360 Yes T18,T102,T360 INPUT
tl_uart2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_valid Yes Yes T18,T102,T161 Yes T18,T102,T161 INPUT
tl_uart3_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.data_intg[6:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
tl_uart3_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart3_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_data[31:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 OUTPUT
tl_uart3_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_uart3_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_uart3_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_uart3_o.a_opcode[1] No No No OUTPUT
tl_uart3_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_valid Yes Yes T161,T30,T31 Yes T161,T30,T31 OUTPUT
tl_uart3_i.a_ready Yes Yes T161,T30,T31 Yes T161,T30,T31 INPUT
tl_uart3_i.d_error No No No INPUT
tl_uart3_i.d_user.data_intg[6:0] Yes Yes T30,T31,T361 Yes T30,T31,T361 INPUT
tl_uart3_i.d_user.rsp_intg[1:0] Yes Yes T161,T30,T31 Yes T161,T30,T31 INPUT
tl_uart3_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart3_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,*T359 Yes T161,T30,T31 INPUT
tl_uart3_i.d_user.rsp_intg[6] No No No INPUT
tl_uart3_i.d_data[31:0] Yes Yes T161,T30,T31 Yes T161,T30,T31 INPUT
tl_uart3_i.d_sink No No No INPUT
tl_uart3_i.d_source[0] No No No INPUT
tl_uart3_i.d_source[1] Yes Yes *T161,*T30,*T31 Yes T161,T30,T31 INPUT
tl_uart3_i.d_source[5:2] No No No INPUT
tl_uart3_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_size[0] No No No INPUT
tl_uart3_i.d_size[1] Yes Yes T161,T233,T359 Yes T161,T30,T31 INPUT
tl_uart3_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_opcode[0] Yes Yes *T30,*T31,*T361 Yes T30,T31,T361 INPUT
tl_uart3_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_valid Yes Yes T161,T30,T31 Yes T161,T30,T31 INPUT
tl_i2c0_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.data_intg[6:0] Yes Yes T228,T236,T229 Yes T228,T236,T229 OUTPUT
tl_i2c0_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c0_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_data[31:0] Yes Yes T228,T236,T229 Yes T228,T236,T229 OUTPUT
tl_i2c0_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_i2c0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_i2c0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_i2c0_o.a_opcode[1] No No No OUTPUT
tl_i2c0_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_valid Yes Yes T228,T161,T236 Yes T228,T161,T236 OUTPUT
tl_i2c0_i.a_ready Yes Yes T228,T161,T236 Yes T228,T161,T236 INPUT
tl_i2c0_i.d_error No No No INPUT
tl_i2c0_i.d_user.data_intg[6:0] Yes Yes T228,T236,T229 Yes T228,T236,T229 INPUT
tl_i2c0_i.d_user.rsp_intg[1:0] Yes Yes T228,T161,T236 Yes T228,T161,T236 INPUT
tl_i2c0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c0_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,T64 Yes T228,T161,T236 INPUT
tl_i2c0_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c0_i.d_data[31:0] Yes Yes T228,T161,T236 Yes T228,T161,T236 INPUT
tl_i2c0_i.d_sink No No No INPUT
tl_i2c0_i.d_source[1:0] Yes Yes *T64,*T228,*T161 Yes T64,T228,T161 INPUT
tl_i2c0_i.d_source[5:2] No No No INPUT
tl_i2c0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_size[0] No No No INPUT
tl_i2c0_i.d_size[1] Yes Yes T161,T233,T64 Yes T228,T161,T236 INPUT
tl_i2c0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_opcode[0] Yes Yes *T228,*T236,*T229 Yes T228,T236,T229 INPUT
tl_i2c0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_valid Yes Yes T228,T161,T236 Yes T228,T161,T236 INPUT
tl_i2c1_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.data_intg[6:0] Yes Yes T228,T231,T232 Yes T228,T231,T232 OUTPUT
tl_i2c1_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c1_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_data[31:0] Yes Yes T228,T231,T232 Yes T228,T231,T232 OUTPUT
tl_i2c1_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_i2c1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_i2c1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_i2c1_o.a_opcode[1] No No No OUTPUT
tl_i2c1_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_valid Yes Yes T228,T231,T161 Yes T228,T231,T161 OUTPUT
tl_i2c1_i.a_ready Yes Yes T228,T231,T161 Yes T228,T231,T161 INPUT
tl_i2c1_i.d_error No No No INPUT
tl_i2c1_i.d_user.data_intg[6:0] Yes Yes T228,T231,T232 Yes T228,T231,T232 INPUT
tl_i2c1_i.d_user.rsp_intg[1:0] Yes Yes T228,T231,T161 Yes T228,T231,T161 INPUT
tl_i2c1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c1_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,T64 Yes T228,T231,T161 INPUT
tl_i2c1_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c1_i.d_data[31:0] Yes Yes T228,T231,T161 Yes T228,T231,T161 INPUT
tl_i2c1_i.d_sink No No No INPUT
tl_i2c1_i.d_source[1:0] Yes Yes *T64,*T228,*T231 Yes T64,T228,T231 INPUT
tl_i2c1_i.d_source[5:2] No No No INPUT
tl_i2c1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_size[0] No No No INPUT
tl_i2c1_i.d_size[1] Yes Yes T161,T233,T64 Yes T228,T231,T161 INPUT
tl_i2c1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_opcode[0] Yes Yes *T228,*T231,*T232 Yes T228,T231,T232 INPUT
tl_i2c1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_valid Yes Yes T228,T231,T161 Yes T228,T231,T161 INPUT
tl_i2c2_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.data_intg[6:0] Yes Yes T228,T229,T64 Yes T228,T229,T64 OUTPUT
tl_i2c2_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c2_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_data[31:0] Yes Yes T228,T229,T64 Yes T228,T229,T64 OUTPUT
tl_i2c2_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_i2c2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_i2c2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_i2c2_o.a_opcode[1] No No No OUTPUT
tl_i2c2_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_valid Yes Yes T228,T161,T229 Yes T228,T161,T229 OUTPUT
tl_i2c2_i.a_ready Yes Yes T228,T161,T229 Yes T228,T161,T229 INPUT
tl_i2c2_i.d_error No No No INPUT
tl_i2c2_i.d_user.data_intg[6:0] Yes Yes T228,T229,T64 Yes T228,T229,T64 INPUT
tl_i2c2_i.d_user.rsp_intg[1:0] Yes Yes T228,T161,T229 Yes T228,T161,T229 INPUT
tl_i2c2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c2_i.d_user.rsp_intg[5:4] Yes Yes *T161,*T233,T64 Yes T228,T161,T229 INPUT
tl_i2c2_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c2_i.d_data[31:0] Yes Yes T228,T161,T229 Yes T228,T161,T229 INPUT
tl_i2c2_i.d_sink No No No INPUT
tl_i2c2_i.d_source[1:0] Yes Yes *T64,*T228,*T161 Yes T64,T228,T161 INPUT
tl_i2c2_i.d_source[5:2] No No No INPUT
tl_i2c2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_size[0] No No No INPUT
tl_i2c2_i.d_size[1] Yes Yes T161,T233,T64 Yes T228,T161,T229 INPUT
tl_i2c2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_opcode[0] Yes Yes *T228,*T229,*T64 Yes T228,T229,T64 INPUT
tl_i2c2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_valid Yes Yes T228,T161,T229 Yes T228,T161,T229 INPUT
tl_pattgen_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.data_intg[6:0] Yes Yes T264,T117,T362 Yes T264,T117,T362 OUTPUT
tl_pattgen_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pattgen_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_data[31:0] Yes Yes T264,T117,T362 Yes T264,T117,T362 OUTPUT
tl_pattgen_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_pattgen_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_pattgen_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_pattgen_o.a_opcode[1] No No No OUTPUT
tl_pattgen_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_valid Yes Yes T264,T117,T362 Yes T264,T117,T362 OUTPUT
tl_pattgen_i.a_ready Yes Yes T264,T117,T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_error No No No INPUT
tl_pattgen_i.d_user.data_intg[6:0] Yes Yes T264,T117,T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_user.rsp_intg[1:0] Yes Yes T264,T117,T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pattgen_i.d_user.rsp_intg[5:4] Yes Yes T117,*T264,*T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_user.rsp_intg[6] No No No INPUT
tl_pattgen_i.d_data[31:0] Yes Yes T264,T117,T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_sink No No No INPUT
tl_pattgen_i.d_source[1:0] Yes Yes *T117,*T264,*T362 Yes T117,T264,T362 INPUT
tl_pattgen_i.d_source[5:2] No No No INPUT
tl_pattgen_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_size[0] No No No INPUT
tl_pattgen_i.d_size[1] Yes Yes T117 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_opcode[0] Yes Yes *T264,*T117,*T362 Yes T264,T117,T362 INPUT
tl_pattgen_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_valid Yes Yes T264,T117,T362 Yes T264,T117,T362 INPUT
tl_pwm_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.data_intg[6:0] Yes Yes T103,T1,T363 Yes T103,T1,T363 OUTPUT
tl_pwm_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwm_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_data[31:0] Yes Yes T103,T1,T363 Yes T103,T1,T363 OUTPUT
tl_pwm_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_pwm_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_pwm_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_pwm_aon_o.a_opcode[1] No No No OUTPUT
tl_pwm_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_valid Yes Yes T103,T1,T363 Yes T103,T1,T363 OUTPUT
tl_pwm_aon_i.a_ready Yes Yes T103,T1,T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_error No No No INPUT
tl_pwm_aon_i.d_user.data_intg[6:0] Yes Yes T103,T1,T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_user.rsp_intg[1:0] Yes Yes T103,T1,T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwm_aon_i.d_user.rsp_intg[5:4] Yes Yes T1,*T103,*T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwm_aon_i.d_data[31:0] Yes Yes T103,T1,T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_sink No No No INPUT
tl_pwm_aon_i.d_source[1:0] Yes Yes *T1,*T103,*T363 Yes T1,T103,T363 INPUT
tl_pwm_aon_i.d_source[5:2] No No No INPUT
tl_pwm_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_size[0] No No No INPUT
tl_pwm_aon_i.d_size[1] Yes Yes T1 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_opcode[0] Yes Yes *T103,*T1,*T363 Yes T103,T1,T363 INPUT
tl_pwm_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_valid Yes Yes T103,T1,T363 Yes T103,T1,T363 INPUT
tl_gpio_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.instr_type[2:1] No No No OUTPUT
tl_gpio_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_gpio_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_gpio_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_gpio_o.a_opcode[1] No No No OUTPUT
tl_gpio_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_gpio_i.d_error No No No INPUT
tl_gpio_i.d_user.data_intg[6:0] Yes Yes T6,T228,T229 Yes T6,T228,T229 INPUT
tl_gpio_i.d_user.rsp_intg[1:0] Yes Yes T6,T228,T229 Yes T6,T228,T103 INPUT
tl_gpio_i.d_user.rsp_intg[3:2] No No No INPUT
tl_gpio_i.d_user.rsp_intg[5:4] Yes Yes T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_gpio_i.d_user.rsp_intg[6] No No No INPUT
tl_gpio_i.d_data[31:0] Yes Yes T6,T228,T229 Yes T6,T228,T103 INPUT
tl_gpio_i.d_sink No No No INPUT
tl_gpio_i.d_source[1:0] Yes Yes *T64,*T6,*T20 Yes T64,T4,T5 INPUT
tl_gpio_i.d_source[5:2] No No No INPUT
tl_gpio_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_size[0] No No No INPUT
tl_gpio_i.d_size[1] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_gpio_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_opcode[0] Yes Yes *T6,*T20,*T43 Yes T4,T5,T6 INPUT
tl_gpio_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_spi_device_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.data_intg[6:0] Yes Yes T51,T27,T52 Yes T51,T27,T52 OUTPUT
tl_spi_device_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.instr_type[2:1] No No No OUTPUT
tl_spi_device_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_data[31:0] Yes Yes T51,T27,T52 Yes T51,T27,T52 OUTPUT
tl_spi_device_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_spi_device_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_spi_device_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_spi_device_o.a_opcode[1] No No No OUTPUT
tl_spi_device_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_valid Yes Yes T51,T27,T52 Yes T51,T27,T52 OUTPUT
tl_spi_device_i.a_ready Yes Yes T51,T27,T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_error No No No INPUT
tl_spi_device_i.d_user.data_intg[6:0] Yes Yes T51,T27,T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_user.rsp_intg[1:0] Yes Yes T51,T27,T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_user.rsp_intg[3:2] No No No INPUT
tl_spi_device_i.d_user.rsp_intg[5:4] Yes Yes T51,T52,T28 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_user.rsp_intg[6] No No No INPUT
tl_spi_device_i.d_data[31:0] Yes Yes T51,T27,T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_sink No No No INPUT
tl_spi_device_i.d_source[0] No No No INPUT
tl_spi_device_i.d_source[1] Yes Yes *T51,*T27,*T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_source[5:2] No No No INPUT
tl_spi_device_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_size[0] No No No INPUT
tl_spi_device_i.d_size[1] Yes Yes T51,T52,T28 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_opcode[0] Yes Yes *T51,*T27,*T52 Yes T51,T27,T52 INPUT
tl_spi_device_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_valid Yes Yes T51,T27,T52 Yes T51,T27,T52 INPUT
tl_rv_timer_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.data_intg[6:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_rv_timer_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rv_timer_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_data[31:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_rv_timer_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_rv_timer_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_rv_timer_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_rv_timer_o.a_opcode[1] No No No OUTPUT
tl_rv_timer_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_valid Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_rv_timer_i.a_ready Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_error No No No INPUT
tl_rv_timer_i.d_user.data_intg[6:0] Yes Yes T283,T325,T284 Yes T283,T325,T284 INPUT
tl_rv_timer_i.d_user.rsp_intg[1:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rv_timer_i.d_user.rsp_intg[5:4] Yes Yes T326,*T327,*T283 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_user.rsp_intg[6] No No No INPUT
tl_rv_timer_i.d_data[31:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_sink No No No INPUT
tl_rv_timer_i.d_source[0] No No No INPUT
tl_rv_timer_i.d_source[1] Yes Yes *T283,*T103,*T325 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_source[5:2] No No No INPUT
tl_rv_timer_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_size[0] No No No INPUT
tl_rv_timer_i.d_size[1] Yes Yes T326,T327 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_opcode[0] Yes Yes *T283,*T103,*T325 Yes T283,T103,T325 INPUT
tl_rv_timer_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_valid Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_pwrmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.data_intg[6:0] Yes Yes T19,T71,T72 Yes T19,T71,T72 OUTPUT
tl_pwrmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_data[31:0] Yes Yes T19,T71,T72 Yes T19,T71,T72 OUTPUT
tl_pwrmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_pwrmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_pwrmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_pwrmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_pwrmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_valid Yes Yes T19,T71,T72 Yes T19,T71,T72 OUTPUT
tl_pwrmgr_aon_i.a_ready Yes Yes T19,T71,T72 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_error No No No INPUT
tl_pwrmgr_aon_i.d_user.data_intg[6:0] Yes Yes T19,T71,T72 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T19,T71,T72 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes *T364,*T54,*T55 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwrmgr_aon_i.d_data[31:0] Yes Yes T19,T71,T72 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_sink No No No INPUT
tl_pwrmgr_aon_i.d_source[1:0] Yes Yes *T1,*T19,*T71 Yes T1,T19,T71 INPUT
tl_pwrmgr_aon_i.d_source[5:2] No No No INPUT
tl_pwrmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_size[0] No No No INPUT
tl_pwrmgr_aon_i.d_size[1] Yes Yes T364,T54,T55 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_opcode[0] Yes Yes *T19,*T71,*T72 Yes T19,T71,T72 INPUT
tl_pwrmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_valid Yes Yes T19,T71,T72 Yes T19,T71,T72 INPUT
tl_rstmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_rstmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_rstmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_rstmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_rstmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_error No No No INPUT
tl_rstmgr_aon_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_rstmgr_aon_i.d_data[31:0] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_sink No No No INPUT
tl_rstmgr_aon_i.d_source[1:0] Yes Yes *T1,*T20,*T43 Yes T1,T4,T5 INPUT
tl_rstmgr_aon_i.d_source[5:2] No No No INPUT
tl_rstmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_size[0] No No No INPUT
tl_rstmgr_aon_i.d_size[1] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.data_intg[6:0] Yes Yes T18,T132,T59 Yes T18,T132,T59 OUTPUT
tl_clkmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_data[31:0] Yes Yes T18,T132,T59 Yes T18,T132,T59 OUTPUT
tl_clkmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_clkmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_clkmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_clkmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_clkmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_error No No No INPUT
tl_clkmgr_aon_i.d_user.data_intg[6:0] Yes Yes T18,T132,T59 Yes T18,T132,T59 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T18,T20,T132 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes *T20,T43,*T44 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_clkmgr_aon_i.d_data[31:0] Yes Yes T18,T20,T132 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_sink No No No INPUT
tl_clkmgr_aon_i.d_source[0] No No Yes T166,T365,T366 INPUT
tl_clkmgr_aon_i.d_source[1] Yes Yes *T18,*T20,*T132 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_source[5:2] No No No INPUT
tl_clkmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_size[0] No No No INPUT
tl_clkmgr_aon_i.d_size[1] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_opcode[0] Yes Yes *T18,*T132,*T59 Yes T18,T132,T59 INPUT
tl_clkmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pinmux_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_pinmux_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_pinmux_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_pinmux_aon_o.a_opcode[1] No No No OUTPUT
tl_pinmux_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_error No No No INPUT
tl_pinmux_aon_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[1:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_pinmux_aon_i.d_user.rsp_intg[5:3] Yes Yes *T40,*T41,*T42 Yes T40,T41,T42 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pinmux_aon_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_sink No No No INPUT
tl_pinmux_aon_i.d_source[5:0] Yes Yes *T1,*T117,*T4 Yes T1,T117,T4 INPUT
tl_pinmux_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_pinmux_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_otp_ctrl__core_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_otp_ctrl__core_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_otp_ctrl__core_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__core_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_error No No No INPUT
tl_otp_ctrl__core_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[1:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[3:2] No No No INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[5:4] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__core_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_sink No No No INPUT
tl_otp_ctrl__core_i.d_source[1:0] Yes Yes *T165,*T166,*T117 Yes T165,T166,T117 INPUT
tl_otp_ctrl__core_i.d_source[5:2] No No No INPUT
tl_otp_ctrl__core_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_size[0] No No No INPUT
tl_otp_ctrl__core_i.d_size[1] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_opcode[0] Yes Yes *T44,*T83,*T123 Yes T44,T83,T21 INPUT
tl_otp_ctrl__core_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__prim_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.data_intg[6:0] Yes Yes T117 Yes T117 OUTPUT
tl_otp_ctrl__prim_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_data[31:0] Yes Yes T117 Yes T117 OUTPUT
tl_otp_ctrl__prim_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_otp_ctrl__prim_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_otp_ctrl__prim_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_otp_ctrl__prim_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_valid Yes Yes T117 Yes T117 OUTPUT
tl_otp_ctrl__prim_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__prim_i.d_error Yes Yes T4,T5,T6 Yes T20,T43,T83 INPUT
tl_otp_ctrl__prim_i.d_user.data_intg[6:0] Yes Yes T117 Yes T117 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[2:0] Yes Yes *T117,*T4,*T5 Yes T117,T20,T43 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[3] No No No INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[5:4] Yes Yes *T117,*T20,*T43 Yes T117,T4,T5 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__prim_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T20,T43,T83 INPUT
tl_otp_ctrl__prim_i.d_sink No No No INPUT
tl_otp_ctrl__prim_i.d_source[0] Yes Yes *T117 Yes T117 INPUT
tl_otp_ctrl__prim_i.d_source[5:1] No No No INPUT
tl_otp_ctrl__prim_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_size[0] No No No INPUT
tl_otp_ctrl__prim_i.d_size[1] Yes Yes T117 Yes T117 INPUT
tl_otp_ctrl__prim_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T20,T43,T83 INPUT
tl_otp_ctrl__prim_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_valid Yes Yes T117 Yes T117 INPUT
tl_lc_ctrl_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.data_intg[6:0] Yes Yes T18,T181,T207 Yes T18,T181,T207 OUTPUT
tl_lc_ctrl_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[2:1] No No No OUTPUT
tl_lc_ctrl_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_data[31:0] Yes Yes T18,T181,T207 Yes T18,T181,T207 OUTPUT
tl_lc_ctrl_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_lc_ctrl_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_lc_ctrl_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_lc_ctrl_o.a_opcode[1] No No No OUTPUT
tl_lc_ctrl_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_valid Yes Yes T18,T181,T207 Yes T18,T181,T207 OUTPUT
tl_lc_ctrl_i.a_ready Yes Yes T18,T181,T207 Yes T18,T181,T207 INPUT
tl_lc_ctrl_i.d_error No No No INPUT
tl_lc_ctrl_i.d_user.data_intg[6:0] Yes Yes T21,T23,T54 Yes T181,T207,T21 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[1:0] Yes Yes T23,T58,T105 Yes T23,T58,T105 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[3:2] No No No INPUT
tl_lc_ctrl_i.d_user.rsp_intg[5:4] Yes Yes T207,T21,T23 Yes T18,T181,T207 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[6] No No No INPUT
tl_lc_ctrl_i.d_data[31:0] Yes Yes T207,T21,T23 Yes T18,T181,T207 INPUT
tl_lc_ctrl_i.d_sink No No No INPUT
tl_lc_ctrl_i.d_source[1:0] Yes Yes *T62,*T117,*T203 Yes T62,T117,T203 INPUT
tl_lc_ctrl_i.d_source[5:2] No No No INPUT
tl_lc_ctrl_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_size[0] No No No INPUT
tl_lc_ctrl_i.d_size[1] Yes Yes T207,T21,T23 Yes T18,T181,T207 INPUT
tl_lc_ctrl_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_opcode[0] Yes Yes *T207,*T21,*T23 Yes T18,T181,T207 INPUT
tl_lc_ctrl_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_valid Yes Yes T18,T181,T207 Yes T18,T181,T207 INPUT
tl_sensor_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_sensor_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_sensor_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_error No No No INPUT
tl_sensor_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T54,T65,T160 Yes T54,T65,T160 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T54,T65,T160 Yes T54,T65,T160 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[5:3] Yes Yes *T40,*T41,*T42 Yes T40,T41,T42 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sensor_ctrl_aon_i.d_data[31:0] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_sink No No No INPUT
tl_sensor_ctrl_aon_i.d_source[0] No No No INPUT
tl_sensor_ctrl_aon_i.d_source[5:1] Yes Yes *T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_sensor_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_opcode[0] Yes Yes *T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_alert_handler_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.data_intg[6:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 OUTPUT
tl_alert_handler_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.instr_type[2:1] No No No OUTPUT
tl_alert_handler_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_data[31:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 OUTPUT
tl_alert_handler_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_alert_handler_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_alert_handler_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_alert_handler_o.a_opcode[1] No No No OUTPUT
tl_alert_handler_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_valid Yes Yes T19,T20,T43 Yes T19,T20,T43 OUTPUT
tl_alert_handler_i.a_ready Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_error No No No INPUT
tl_alert_handler_i.d_user.data_intg[6:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_user.rsp_intg[1:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_user.rsp_intg[3:2] No No No INPUT
tl_alert_handler_i.d_user.rsp_intg[5:4] Yes Yes T20,T43,T122 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_user.rsp_intg[6] No No No INPUT
tl_alert_handler_i.d_data[31:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_sink No No No INPUT
tl_alert_handler_i.d_source[0] No No No INPUT
tl_alert_handler_i.d_source[1] Yes Yes *T19,*T20,*T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_source[5:2] No No No INPUT
tl_alert_handler_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_size[0] No No No INPUT
tl_alert_handler_i.d_size[1] Yes Yes T20,T43,T122 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_opcode[0] Yes Yes *T19,*T20,*T43 Yes T19,T20,T43 INPUT
tl_alert_handler_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_valid Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_sram_ctrl_ret_aon__regs_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.data_intg[6:0] Yes Yes T54,T55,T57 Yes T54,T55,T57 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_data[31:0] Yes Yes T54,T55,T57 Yes T54,T55,T57 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_valid Yes Yes T54,T55,T57 Yes T54,T55,T57 OUTPUT
tl_sram_ctrl_ret_aon__regs_i.a_ready Yes Yes T54,T55,T57 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_error No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[5:0] Yes Yes *T188,*T75,*T76 Yes T188,T75,T76 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[1:0] Yes Yes T54,T55,T188 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[5:4] Yes Yes *T54,*T55,*T56 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_data[31:0] Yes Yes T54,T55,T188 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[1] Yes Yes *T188,*T75,*T76 Yes T188,T75,T76 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[1] Yes Yes T54,T55,T56 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[0] Yes Yes *T188,*T75,*T76 Yes T188,T75,T76 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_valid Yes Yes T54,T55,T57 Yes T54,T55,T57 INPUT
tl_sram_ctrl_ret_aon__ram_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.data_intg[6:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_error Yes Yes T4,T5,T6 Yes T20,T43,T44 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.data_intg[6:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[2:0] Yes Yes T19,T20,*T43 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[3] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[5:4] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_data[31:0] Yes Yes T19,T20,T43 Yes T19,T20,T43 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[1:0] Yes Yes *T61,*T221,*T367 Yes T61,T221,T367 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[1] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_aon_timer_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.data_intg[6:0] Yes Yes T19,T20,T71 Yes T19,T20,T71 OUTPUT
tl_aon_timer_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_data[31:0] Yes Yes T19,T20,T71 Yes T19,T20,T71 OUTPUT
tl_aon_timer_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_aon_timer_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_aon_timer_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_aon_timer_aon_o.a_opcode[1] No No No OUTPUT
tl_aon_timer_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_valid Yes Yes T19,T20,T71 Yes T19,T20,T71 OUTPUT
tl_aon_timer_aon_i.a_ready Yes Yes T19,T20,T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_error No No No INPUT
tl_aon_timer_aon_i.d_user.data_intg[6:0] Yes Yes T19,T20,T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[1:0] Yes Yes T19,T20,T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[5:4] Yes Yes T20,T122,T181 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_aon_timer_aon_i.d_data[31:0] Yes Yes T19,T20,T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_sink No No No INPUT
tl_aon_timer_aon_i.d_source[0] No No Yes T357,T222,T368 INPUT
tl_aon_timer_aon_i.d_source[1] Yes Yes *T19,*T20,*T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_source[5:2] No No No INPUT
tl_aon_timer_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_size[0] No No No INPUT
tl_aon_timer_aon_i.d_size[1] Yes Yes T20,T122,T181 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_opcode[0] Yes Yes *T19,*T20,*T71 Yes T19,T20,T71 INPUT
tl_aon_timer_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_valid Yes Yes T19,T20,T71 Yes T19,T20,T71 INPUT
tl_sysrst_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T34,T70,T364 Yes T34,T70,T364 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_data[31:0] Yes Yes T34,T70,T364 Yes T34,T70,T364 OUTPUT
tl_sysrst_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_sysrst_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_sysrst_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_valid Yes Yes T34,T70,T364 Yes T34,T70,T364 OUTPUT
tl_sysrst_ctrl_aon_i.a_ready Yes Yes T34,T70,T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_error No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T34,T70,T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T34,T70,T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T70,T364,T369 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sysrst_ctrl_aon_i.d_data[31:0] Yes Yes T34,T70,T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_sink No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[1] Yes Yes *T34,*T70,*T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_size[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_size[1] Yes Yes T70,T364,T369 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_opcode[0] Yes Yes *T34,*T70,*T364 Yes T34,T70,T364 INPUT
tl_sysrst_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_valid Yes Yes T34,T70,T364 Yes T34,T70,T364 INPUT
tl_adc_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T228,T78,T7 Yes T228,T78,T7 OUTPUT
tl_adc_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_data[31:0] Yes Yes T228,T78,T7 Yes T228,T78,T7 OUTPUT
tl_adc_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_adc_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_adc_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_adc_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_valid Yes Yes T228,T78,T7 Yes T228,T78,T7 OUTPUT
tl_adc_ctrl_aon_i.a_ready Yes Yes T228,T78,T7 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_error No No No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[4:0] Yes Yes *T228,T78,*T2 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[5] No Yes *T7,*T354,*T8 No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[6] Yes Yes T78,T2,T3 Yes T78,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T228,T78,T7 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T7,*T8,*T355 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_adc_ctrl_aon_i.d_data[31:0] Yes Yes T78,T7,T2 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_sink No No No INPUT
tl_adc_ctrl_aon_i.d_source[0] No No No INPUT
tl_adc_ctrl_aon_i.d_source[1] Yes Yes *T228,*T78,*T2 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_adc_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_size[0] No No No INPUT
tl_adc_ctrl_aon_i.d_size[1] Yes Yes T7,T8,T355 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_opcode[0] Yes Yes *T228,*T78,*T2 Yes T228,T78,T7 INPUT
tl_adc_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_valid Yes Yes T228,T78,T7 Yes T228,T78,T7 INPUT
tl_ast_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.instr_type[2:1] No No No OUTPUT
tl_ast_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 OUTPUT
tl_ast_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 OUTPUT
tl_ast_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 OUTPUT
tl_ast_o.a_opcode[1] No No No OUTPUT
tl_ast_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_ast_i.d_error No No No INPUT
tl_ast_i.d_user.data_intg[6:0] No No No INPUT
tl_ast_i.d_user.rsp_intg[1:0] Yes Yes T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_ast_i.d_user.rsp_intg[3:2] No No No INPUT
tl_ast_i.d_user.rsp_intg[4] Yes Yes *T20,*T43,*T44 Yes T4,T5,T6 INPUT
tl_ast_i.d_user.rsp_intg[6:5] No No No INPUT
tl_ast_i.d_data[31:0] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_ast_i.d_sink No No No INPUT
tl_ast_i.d_source[0] No No No INPUT
tl_ast_i.d_source[5:1] Yes Yes *T54,*T55,T61 Yes T54,T55,T61 INPUT
tl_ast_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_size[0] No No No INPUT
tl_ast_i.d_size[1] Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_ast_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_opcode[0] No No No INPUT
tl_ast_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%