Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_timer
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.04 89.04

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_rv_timer_0.1/rtl/rv_timer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_timer 89.04 89.04



Module Instance : tb.dut.top_earlgrey.u_rv_timer

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.04 89.04


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.04 89.04


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : rv_timer
TotalCoveredPercent
Totals 30 22 73.33
Total Bits 292 260 89.04
Total Bits 0->1 146 130 89.04
Total Bits 1->0 146 130 89.04

Ports 30 22 73.33
Port Bits 292 260 89.04
Port Bits 0->1 146 130 89.04
Port Bits 1->0 146 130 89.04

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T20,T43,T44 Yes T4,T5,T6 INPUT
tl_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[8:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_address[19:9] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[29:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T61,*T62,*T63 Yes T61,T62,T63 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T40,T41,T42 Yes T40,T41,T42 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T61,*T1,*T64 Yes T61,T1,T64 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_i.a_valid Yes Yes T283,T103,T325 Yes T283,T103,T325 INPUT
tl_o.a_ready Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T283,T325,T284 Yes T283,T325,T284 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T326,*T327,*T283 Yes T283,T103,T325 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[0] No No No OUTPUT
tl_o.d_source[1] Yes Yes *T283,*T103,*T325 Yes T283,T103,T325 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T326,T327 Yes T283,T103,T325 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T283,*T103,*T325 Yes T283,T103,T325 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T283,T103,T325 Yes T283,T103,T325 OUTPUT
alert_rx_i[0].ack_n Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_rx_i[0].ack_p Yes Yes T108,T328,T329 Yes T108,T328,T329 INPUT
alert_rx_i[0].ping_n Yes Yes T108,T111,T330 Yes T108,T111,T129 INPUT
alert_rx_i[0].ping_p Yes Yes T108,T111,T129 Yes T108,T111,T330 INPUT
alert_tx_o[0].alert_n Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
alert_tx_o[0].alert_p Yes Yes T108,T328,T329 Yes T108,T328,T329 OUTPUT
intr_timer_expired_hart0_timer0_o Yes Yes T283,T284,T114 Yes T283,T284,T114 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%