Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12324 |
0 |
0 |
| T1 |
6956937 |
8 |
0 |
0 |
| T2 |
0 |
3 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T62 |
282582 |
0 |
0 |
0 |
| T68 |
889916 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T127 |
1317393 |
0 |
0 |
0 |
| T145 |
0 |
7 |
0 |
0 |
| T146 |
0 |
81 |
0 |
0 |
| T150 |
1421975 |
0 |
0 |
0 |
| T156 |
613150 |
0 |
0 |
0 |
| T179 |
6022865 |
0 |
0 |
0 |
| T222 |
3375880 |
0 |
0 |
0 |
| T226 |
1133673 |
0 |
0 |
0 |
| T377 |
573233 |
0 |
0 |
0 |
| T394 |
0 |
38 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T399 |
0 |
10 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
0 |
4 |
0 |
0 |
| T421 |
0 |
5 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12333 |
0 |
0 |
| T1 |
7241352 |
8 |
0 |
0 |
| T2 |
0 |
4 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
9 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T62 |
293707 |
0 |
0 |
0 |
| T68 |
924799 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T127 |
1369914 |
0 |
0 |
0 |
| T145 |
0 |
7 |
0 |
0 |
| T146 |
0 |
81 |
0 |
0 |
| T150 |
1479707 |
0 |
0 |
0 |
| T156 |
637771 |
0 |
0 |
0 |
| T179 |
6266090 |
0 |
0 |
0 |
| T222 |
3513765 |
0 |
0 |
0 |
| T226 |
1179764 |
0 |
0 |
0 |
| T377 |
596299 |
0 |
0 |
0 |
| T394 |
0 |
38 |
0 |
0 |
| T397 |
0 |
14 |
0 |
0 |
| T398 |
0 |
7 |
0 |
0 |
| T399 |
0 |
10 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
0 |
4 |
0 |
0 |
| T421 |
0 |
5 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |