Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
248 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
248 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
248 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
248 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
249 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
249 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
249 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
249 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T399,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T399,T395 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
252 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
252 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T399,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T399,T395 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
252 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
252 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
228 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
228 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
228 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
228 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
15 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
241 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
241 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T1,T11,T145 |
| 1 | 1 | Covered | T146,T394,T399 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T11,T145 |
| 1 | 0 | Covered | T146,T394,T399 |
| 1 | 1 | Covered | T1,T11,T145 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
241 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
241 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
10 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T394 |
0 |
9 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
0 |
1 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T9,T15 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847003 |
283 |
0 |
0 |
| T1 |
2673 |
1 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T62 |
318 |
0 |
0 |
0 |
| T68 |
1076 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T127 |
1161 |
0 |
0 |
0 |
| T150 |
743 |
0 |
0 |
0 |
| T156 |
454 |
0 |
0 |
0 |
| T179 |
3785 |
0 |
0 |
0 |
| T222 |
1360 |
0 |
0 |
0 |
| T226 |
561 |
0 |
0 |
0 |
| T377 |
401 |
0 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149548462 |
286 |
0 |
0 |
| T1 |
287088 |
1 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T13 |
0 |
7 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T62 |
11443 |
0 |
0 |
0 |
| T68 |
35959 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T127 |
53682 |
0 |
0 |
0 |
| T150 |
58475 |
0 |
0 |
0 |
| T156 |
25075 |
0 |
0 |
0 |
| T179 |
247010 |
0 |
0 |
0 |
| T222 |
139245 |
0 |
0 |
0 |
| T226 |
46652 |
0 |
0 |
0 |
| T377 |
23467 |
0 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
0 |
4 |
0 |
0 |