Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T27 |
| 1 | 0 | Covered | T19,T57,T27 |
| 1 | 1 | Covered | T19,T57,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T27 |
| 1 | 0 | Covered | T19,T57,T27 |
| 1 | 1 | Covered | T19,T57,T27 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11457 |
0 |
0 |
| T19 |
4489 |
3 |
0 |
0 |
| T22 |
4700 |
0 |
0 |
0 |
| T27 |
28247 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
251801 |
12 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
6 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T74 |
0 |
6 |
0 |
0 |
| T101 |
0 |
6 |
0 |
0 |
| T103 |
389 |
0 |
0 |
0 |
| T104 |
775 |
0 |
0 |
0 |
| T105 |
712 |
0 |
0 |
0 |
| T106 |
709 |
0 |
0 |
0 |
| T107 |
549 |
0 |
0 |
0 |
| T108 |
1466 |
0 |
0 |
0 |
| T109 |
758 |
0 |
0 |
0 |
| T110 |
999 |
0 |
0 |
0 |
| T151 |
0 |
20 |
0 |
0 |
| T152 |
0 |
10 |
0 |
0 |
| T244 |
35653 |
0 |
0 |
0 |
| T263 |
198085 |
0 |
0 |
0 |
| T357 |
52655 |
0 |
0 |
0 |
| T384 |
0 |
10 |
0 |
0 |
| T385 |
0 |
20 |
0 |
0 |
| T386 |
0 |
16 |
0 |
0 |
| T400 |
0 |
16 |
0 |
0 |
| T401 |
0 |
16 |
0 |
0 |
| T406 |
0 |
16 |
0 |
0 |
| T407 |
0 |
6 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T417 |
153351 |
0 |
0 |
0 |
| T418 |
31180 |
0 |
0 |
0 |
| T419 |
120030 |
0 |
0 |
0 |
| T420 |
142299 |
0 |
0 |
0 |
| T421 |
62681 |
0 |
0 |
0 |
| T422 |
44154 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11472 |
0 |
0 |
| T19 |
133313 |
3 |
0 |
0 |
| T22 |
250521 |
0 |
0 |
0 |
| T27 |
28247 |
5 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T51 |
2336 |
12 |
0 |
0 |
| T52 |
0 |
5 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T74 |
0 |
6 |
0 |
0 |
| T101 |
0 |
6 |
0 |
0 |
| T103 |
21454 |
0 |
0 |
0 |
| T104 |
64538 |
0 |
0 |
0 |
| T105 |
60109 |
0 |
0 |
0 |
| T106 |
59652 |
0 |
0 |
0 |
| T107 |
41687 |
0 |
0 |
0 |
| T108 |
154895 |
0 |
0 |
0 |
| T109 |
52032 |
0 |
0 |
0 |
| T110 |
70934 |
0 |
0 |
0 |
| T151 |
0 |
20 |
0 |
0 |
| T152 |
0 |
10 |
0 |
0 |
| T244 |
35653 |
0 |
0 |
0 |
| T263 |
198085 |
0 |
0 |
0 |
| T357 |
52655 |
0 |
0 |
0 |
| T384 |
0 |
10 |
0 |
0 |
| T385 |
0 |
20 |
0 |
0 |
| T386 |
0 |
16 |
0 |
0 |
| T400 |
0 |
16 |
0 |
0 |
| T401 |
0 |
16 |
0 |
0 |
| T406 |
0 |
16 |
0 |
0 |
| T407 |
0 |
6 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T417 |
153351 |
0 |
0 |
0 |
| T418 |
31180 |
0 |
0 |
0 |
| T419 |
120030 |
0 |
0 |
0 |
| T420 |
142299 |
0 |
0 |
0 |
| T421 |
62681 |
0 |
0 |
0 |
| T422 |
44154 |
0 |
0 |
0 |