Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T51 |
| 1 | 1 | Covered | T27,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T52 |
| 1 | 1 | Covered | T27,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
225 |
0 |
0 |
| T27 |
521 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
502 |
0 |
0 |
0 |
| T263 |
1899 |
0 |
0 |
0 |
| T357 |
751 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
1530 |
0 |
0 |
0 |
| T418 |
610 |
0 |
0 |
0 |
| T419 |
1675 |
0 |
0 |
0 |
| T420 |
1388 |
0 |
0 |
0 |
| T421 |
820 |
0 |
0 |
0 |
| T422 |
555 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
227 |
0 |
0 |
| T27 |
27726 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
35151 |
0 |
0 |
0 |
| T263 |
196186 |
0 |
0 |
0 |
| T357 |
51904 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
151821 |
0 |
0 |
0 |
| T418 |
30570 |
0 |
0 |
0 |
| T419 |
118355 |
0 |
0 |
0 |
| T420 |
140911 |
0 |
0 |
0 |
| T421 |
61861 |
0 |
0 |
0 |
| T422 |
43599 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T51 |
| 1 | 1 | Covered | T27,T50,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T52 |
| 1 | 1 | Covered | T27,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
225 |
0 |
0 |
| T27 |
27726 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
35151 |
0 |
0 |
0 |
| T263 |
196186 |
0 |
0 |
0 |
| T357 |
51904 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
151821 |
0 |
0 |
0 |
| T418 |
30570 |
0 |
0 |
0 |
| T419 |
118355 |
0 |
0 |
0 |
| T420 |
140911 |
0 |
0 |
0 |
| T421 |
61861 |
0 |
0 |
0 |
| T422 |
43599 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
225 |
0 |
0 |
| T27 |
521 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
502 |
0 |
0 |
0 |
| T263 |
1899 |
0 |
0 |
0 |
| T357 |
751 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
1530 |
0 |
0 |
0 |
| T418 |
610 |
0 |
0 |
0 |
| T419 |
1675 |
0 |
0 |
0 |
| T420 |
1388 |
0 |
0 |
0 |
| T421 |
820 |
0 |
0 |
0 |
| T422 |
555 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
223 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
223 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
223 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
223 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
234 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
234 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
234 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
234 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
210 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
211 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
211 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
211 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T51,T384 |
| 1 | 1 | Covered | T55,T151,T408 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T151,T408 |
| 1 | 1 | Covered | T55,T51,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
220 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
443 |
2 |
0 |
0 |
| T148 |
414 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
911 |
0 |
0 |
0 |
| T341 |
749 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
466 |
0 |
0 |
0 |
| T400 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
773 |
0 |
0 |
0 |
| T432 |
1822 |
0 |
0 |
0 |
| T433 |
442 |
0 |
0 |
0 |
| T434 |
928 |
0 |
0 |
0 |
| T435 |
3225 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
222 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
27590 |
3 |
0 |
0 |
| T148 |
19263 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
57696 |
0 |
0 |
0 |
| T341 |
51972 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
27183 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
57593 |
0 |
0 |
0 |
| T432 |
44419 |
0 |
0 |
0 |
| T433 |
18028 |
0 |
0 |
0 |
| T434 |
61897 |
0 |
0 |
0 |
| T435 |
363440 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T51,T384 |
| 1 | 1 | Covered | T55,T151,T408 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T151,T408 |
| 1 | 1 | Covered | T55,T51,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
221 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
27590 |
2 |
0 |
0 |
| T148 |
19263 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
57696 |
0 |
0 |
0 |
| T341 |
51972 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
27183 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
57593 |
0 |
0 |
0 |
| T432 |
44419 |
0 |
0 |
0 |
| T433 |
18028 |
0 |
0 |
0 |
| T434 |
61897 |
0 |
0 |
0 |
| T435 |
363440 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
221 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
443 |
2 |
0 |
0 |
| T148 |
414 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
911 |
0 |
0 |
0 |
| T341 |
749 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
466 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
773 |
0 |
0 |
0 |
| T432 |
1822 |
0 |
0 |
0 |
| T433 |
442 |
0 |
0 |
0 |
| T434 |
928 |
0 |
0 |
0 |
| T435 |
3225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T19,T57,T74 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T19,T57,T74 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
268 |
0 |
0 |
| T19 |
4489 |
2 |
0 |
0 |
| T22 |
4700 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T74 |
0 |
4 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T103 |
389 |
0 |
0 |
0 |
| T104 |
775 |
0 |
0 |
0 |
| T105 |
712 |
0 |
0 |
0 |
| T106 |
709 |
0 |
0 |
0 |
| T107 |
549 |
0 |
0 |
0 |
| T108 |
1466 |
0 |
0 |
0 |
| T109 |
758 |
0 |
0 |
0 |
| T110 |
999 |
0 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
269 |
0 |
0 |
| T19 |
133313 |
2 |
0 |
0 |
| T22 |
250521 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T74 |
0 |
4 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T103 |
21454 |
0 |
0 |
0 |
| T104 |
64538 |
0 |
0 |
0 |
| T105 |
60109 |
0 |
0 |
0 |
| T106 |
59652 |
0 |
0 |
0 |
| T107 |
41687 |
0 |
0 |
0 |
| T108 |
154895 |
0 |
0 |
0 |
| T109 |
52032 |
0 |
0 |
0 |
| T110 |
70934 |
0 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T19,T57,T74 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T19,T57,T74 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
268 |
0 |
0 |
| T19 |
133313 |
2 |
0 |
0 |
| T22 |
250521 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T74 |
0 |
4 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T103 |
21454 |
0 |
0 |
0 |
| T104 |
64538 |
0 |
0 |
0 |
| T105 |
60109 |
0 |
0 |
0 |
| T106 |
59652 |
0 |
0 |
0 |
| T107 |
41687 |
0 |
0 |
0 |
| T108 |
154895 |
0 |
0 |
0 |
| T109 |
52032 |
0 |
0 |
0 |
| T110 |
70934 |
0 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
268 |
0 |
0 |
| T19 |
4489 |
2 |
0 |
0 |
| T22 |
4700 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T74 |
0 |
4 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T103 |
389 |
0 |
0 |
0 |
| T104 |
775 |
0 |
0 |
0 |
| T105 |
712 |
0 |
0 |
0 |
| T106 |
709 |
0 |
0 |
0 |
| T107 |
549 |
0 |
0 |
0 |
| T108 |
1466 |
0 |
0 |
0 |
| T109 |
758 |
0 |
0 |
0 |
| T110 |
999 |
0 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T436 |
0 |
2 |
0 |
0 |
| T437 |
0 |
2 |
0 |
0 |
| T438 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
235 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
235 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
235 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
235 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T51,T102,T384 |
| 1 | 1 | Covered | T102,T151,T408 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T102,T151,T408 |
| 1 | 1 | Covered | T51,T102,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
222 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
223 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T102 |
0 |
3 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T51,T102,T384 |
| 1 | 1 | Covered | T102,T151,T408 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T102,T151,T408 |
| 1 | 1 | Covered | T51,T102,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
222 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
222 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T51 |
| 1 | 1 | Covered | T53,T54,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T53,T54,T151 |
| 1 | 1 | Covered | T27,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
246 |
0 |
0 |
| T27 |
521 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
502 |
0 |
0 |
0 |
| T263 |
1899 |
0 |
0 |
0 |
| T357 |
751 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
1530 |
0 |
0 |
0 |
| T418 |
610 |
0 |
0 |
0 |
| T419 |
1675 |
0 |
0 |
0 |
| T420 |
1388 |
0 |
0 |
0 |
| T421 |
820 |
0 |
0 |
0 |
| T422 |
555 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
246 |
0 |
0 |
| T27 |
27726 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
35151 |
0 |
0 |
0 |
| T263 |
196186 |
0 |
0 |
0 |
| T357 |
51904 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
151821 |
0 |
0 |
0 |
| T418 |
30570 |
0 |
0 |
0 |
| T419 |
118355 |
0 |
0 |
0 |
| T420 |
140911 |
0 |
0 |
0 |
| T421 |
61861 |
0 |
0 |
0 |
| T422 |
43599 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T27,T50,T51 |
| 1 | 1 | Covered | T53,T54,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T50,T51 |
| 1 | 0 | Covered | T53,T54,T151 |
| 1 | 1 | Covered | T27,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
246 |
0 |
0 |
| T27 |
27726 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
35151 |
0 |
0 |
0 |
| T263 |
196186 |
0 |
0 |
0 |
| T357 |
51904 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
151821 |
0 |
0 |
0 |
| T418 |
30570 |
0 |
0 |
0 |
| T419 |
118355 |
0 |
0 |
0 |
| T420 |
140911 |
0 |
0 |
0 |
| T421 |
61861 |
0 |
0 |
0 |
| T422 |
43599 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
246 |
0 |
0 |
| T27 |
521 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T244 |
502 |
0 |
0 |
0 |
| T263 |
1899 |
0 |
0 |
0 |
| T357 |
751 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T417 |
1530 |
0 |
0 |
0 |
| T418 |
610 |
0 |
0 |
0 |
| T419 |
1675 |
0 |
0 |
0 |
| T420 |
1388 |
0 |
0 |
0 |
| T421 |
820 |
0 |
0 |
0 |
| T422 |
555 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
220 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
220 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
220 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
220 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T382 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
234 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
234 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T382 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
234 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
234 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
227 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
227 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
227 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
227 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T51,T384 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T55,T51,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
238 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
443 |
1 |
0 |
0 |
| T148 |
414 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
911 |
0 |
0 |
0 |
| T341 |
749 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
466 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
773 |
0 |
0 |
0 |
| T432 |
1822 |
0 |
0 |
0 |
| T433 |
442 |
0 |
0 |
0 |
| T434 |
928 |
0 |
0 |
0 |
| T435 |
3225 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
239 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
27590 |
1 |
0 |
0 |
| T148 |
19263 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
57696 |
0 |
0 |
0 |
| T341 |
51972 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
27183 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
57593 |
0 |
0 |
0 |
| T432 |
44419 |
0 |
0 |
0 |
| T433 |
18028 |
0 |
0 |
0 |
| T434 |
61897 |
0 |
0 |
0 |
| T435 |
363440 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T55,T51,T384 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T51,T384 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T55,T51,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
238 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
27590 |
1 |
0 |
0 |
| T148 |
19263 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
57696 |
0 |
0 |
0 |
| T341 |
51972 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
27183 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
57593 |
0 |
0 |
0 |
| T432 |
44419 |
0 |
0 |
0 |
| T433 |
18028 |
0 |
0 |
0 |
| T434 |
61897 |
0 |
0 |
0 |
| T435 |
363440 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
238 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T55 |
443 |
1 |
0 |
0 |
| T148 |
414 |
0 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T184 |
911 |
0 |
0 |
0 |
| T341 |
749 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T393 |
466 |
0 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T431 |
773 |
0 |
0 |
0 |
| T432 |
1822 |
0 |
0 |
0 |
| T433 |
442 |
0 |
0 |
0 |
| T434 |
928 |
0 |
0 |
0 |
| T435 |
3225 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T74,T101,T727 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T74,T101,T727 |
| 1 | 1 | Covered | T19,T57,T74 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
238 |
0 |
0 |
| T19 |
4489 |
1 |
0 |
0 |
| T22 |
4700 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T74 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
389 |
0 |
0 |
0 |
| T104 |
775 |
0 |
0 |
0 |
| T105 |
712 |
0 |
0 |
0 |
| T106 |
709 |
0 |
0 |
0 |
| T107 |
549 |
0 |
0 |
0 |
| T108 |
1466 |
0 |
0 |
0 |
| T109 |
758 |
0 |
0 |
0 |
| T110 |
999 |
0 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
238 |
0 |
0 |
| T19 |
133313 |
1 |
0 |
0 |
| T22 |
250521 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T74 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
21454 |
0 |
0 |
0 |
| T104 |
64538 |
0 |
0 |
0 |
| T105 |
60109 |
0 |
0 |
0 |
| T106 |
59652 |
0 |
0 |
0 |
| T107 |
41687 |
0 |
0 |
0 |
| T108 |
154895 |
0 |
0 |
0 |
| T109 |
52032 |
0 |
0 |
0 |
| T110 |
70934 |
0 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T19,T57,T74 |
| 1 | 1 | Covered | T74,T101,T727 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T57,T74 |
| 1 | 0 | Covered | T74,T101,T727 |
| 1 | 1 | Covered | T19,T57,T74 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
238 |
0 |
0 |
| T19 |
133313 |
1 |
0 |
0 |
| T22 |
250521 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T74 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
21454 |
0 |
0 |
0 |
| T104 |
64538 |
0 |
0 |
0 |
| T105 |
60109 |
0 |
0 |
0 |
| T106 |
59652 |
0 |
0 |
0 |
| T107 |
41687 |
0 |
0 |
0 |
| T108 |
154895 |
0 |
0 |
0 |
| T109 |
52032 |
0 |
0 |
0 |
| T110 |
70934 |
0 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
238 |
0 |
0 |
| T19 |
4489 |
1 |
0 |
0 |
| T22 |
4700 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T74 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
389 |
0 |
0 |
0 |
| T104 |
775 |
0 |
0 |
0 |
| T105 |
712 |
0 |
0 |
0 |
| T106 |
709 |
0 |
0 |
0 |
| T107 |
549 |
0 |
0 |
0 |
| T108 |
1466 |
0 |
0 |
0 |
| T109 |
758 |
0 |
0 |
0 |
| T110 |
999 |
0 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T436 |
0 |
1 |
0 |
0 |
| T437 |
0 |
1 |
0 |
0 |
| T438 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
240 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
240 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
240 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
240 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T51,T102,T384 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T102,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
219 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
219 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T51,T102,T384 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T102,T384 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T102,T384 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
219 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
219 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
230 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
230 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
230 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
230 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T111,T51,T112 |
| 1 | 0 | Covered | T111,T51,T112 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T111,T51,T112 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T111,T51,T112 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
244 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T111 |
799 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T190 |
8771 |
0 |
0 |
0 |
| T356 |
401 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T441 |
416 |
0 |
0 |
0 |
| T442 |
773 |
0 |
0 |
0 |
| T443 |
650 |
0 |
0 |
0 |
| T444 |
2970 |
0 |
0 |
0 |
| T445 |
1213 |
0 |
0 |
0 |
| T446 |
919 |
0 |
0 |
0 |
| T447 |
2773 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
247 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T111 |
46690 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T190 |
956706 |
0 |
0 |
0 |
| T356 |
24620 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
22002 |
0 |
0 |
0 |
| T442 |
55736 |
0 |
0 |
0 |
| T443 |
54594 |
0 |
0 |
0 |
| T444 |
325589 |
0 |
0 |
0 |
| T445 |
85602 |
0 |
0 |
0 |
| T446 |
61576 |
0 |
0 |
0 |
| T447 |
304849 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T111,T51,T112 |
| 1 | 0 | Covered | T111,T51,T384 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T111,T51,T112 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T111,T51,T112 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
246 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T111 |
46690 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T190 |
956706 |
0 |
0 |
0 |
| T356 |
24620 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
22002 |
0 |
0 |
0 |
| T442 |
55736 |
0 |
0 |
0 |
| T443 |
54594 |
0 |
0 |
0 |
| T444 |
325589 |
0 |
0 |
0 |
| T445 |
85602 |
0 |
0 |
0 |
| T446 |
61576 |
0 |
0 |
0 |
| T447 |
304849 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
246 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T111 |
799 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T190 |
8771 |
0 |
0 |
0 |
| T356 |
401 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
416 |
0 |
0 |
0 |
| T442 |
773 |
0 |
0 |
0 |
| T443 |
650 |
0 |
0 |
0 |
| T444 |
2970 |
0 |
0 |
0 |
| T445 |
1213 |
0 |
0 |
0 |
| T446 |
919 |
0 |
0 |
0 |
| T447 |
2773 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
255 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
255 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T51,T384,T151 |
| 1 | 1 | Covered | T151,T408,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T384,T151 |
| 1 | 0 | Covered | T151,T408,T381 |
| 1 | 1 | Covered | T51,T384,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
150211771 |
255 |
0 |
0 |
| T51 |
251801 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
72872 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
19473 |
0 |
0 |
0 |
| T423 |
25052 |
0 |
0 |
0 |
| T424 |
513232 |
0 |
0 |
0 |
| T425 |
37981 |
0 |
0 |
0 |
| T426 |
46597 |
0 |
0 |
0 |
| T427 |
61042 |
0 |
0 |
0 |
| T428 |
87283 |
0 |
0 |
0 |
| T429 |
71140 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1847028 |
255 |
0 |
0 |
| T51 |
2336 |
1 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T291 |
846 |
0 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T406 |
0 |
2 |
0 |
0 |
| T407 |
0 |
1 |
0 |
0 |
| T413 |
348 |
0 |
0 |
0 |
| T423 |
467 |
0 |
0 |
0 |
| T424 |
4499 |
0 |
0 |
0 |
| T425 |
672 |
0 |
0 |
0 |
| T426 |
1073 |
0 |
0 |
0 |
| T427 |
695 |
0 |
0 |
0 |
| T428 |
910 |
0 |
0 |
0 |
| T429 |
1056 |
0 |
0 |
0 |