Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.27 94.12 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1044011814 4414 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1044011814 4414 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1044011814 4414 0 0
T1 92725 1 0 0
T2 196593 2 0 0
T3 104590 0 0 0
T4 348113 81 0 0
T5 228447 4 0 0
T6 391930 4 0 0
T7 412156 4 0 0
T17 100745 0 0 0
T32 100995 0 0 0
T44 134641 15 0 0
T61 39241 0 0 0
T62 249787 0 0 0
T67 577998 0 0 0
T81 90818 1 0 0
T82 108103 1 0 0
T115 201511 0 0 0
T121 0 81 0 0
T160 77008 8 0 0
T180 197221 0 0 0
T210 0 11 0 0
T211 0 8 0 0
T300 123684 0 0 0
T301 0 12 0 0
T302 0 8 0 0
T303 0 7 0 0
T304 252963 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1044011814 4414 0 0
T1 92725 1 0 0
T2 196593 2 0 0
T3 104590 0 0 0
T4 348113 81 0 0
T5 228447 4 0 0
T6 391930 4 0 0
T7 412156 4 0 0
T17 100745 0 0 0
T32 100995 0 0 0
T44 134641 15 0 0
T61 39241 0 0 0
T62 249787 0 0 0
T67 577998 0 0 0
T81 90818 1 0 0
T82 108103 1 0 0
T115 201511 0 0 0
T121 0 81 0 0
T160 77008 8 0 0
T180 197221 0 0 0
T210 0 11 0 0
T211 0 8 0 0
T300 123684 0 0 0
T301 0 12 0 0
T302 0 8 0 0
T303 0 7 0 0
T304 252963 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 522005907 54 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 522005907 54 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 522005907 54 0 0
T17 100745 0 0 0
T32 100995 0 0 0
T61 39241 0 0 0
T62 249787 0 0 0
T67 577998 0 0 0
T115 201511 0 0 0
T160 77008 8 0 0
T180 197221 0 0 0
T210 0 11 0 0
T211 0 8 0 0
T300 123684 0 0 0
T301 0 12 0 0
T302 0 8 0 0
T303 0 7 0 0
T304 252963 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 522005907 54 0 0
T17 100745 0 0 0
T32 100995 0 0 0
T61 39241 0 0 0
T62 249787 0 0 0
T67 577998 0 0 0
T115 201511 0 0 0
T160 77008 8 0 0
T180 197221 0 0 0
T210 0 11 0 0
T211 0 8 0 0
T300 123684 0 0 0
T301 0 12 0 0
T302 0 8 0 0
T303 0 7 0 0
T304 252963 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 522005907 4360 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 522005907 4360 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 522005907 4360 0 0
T1 92725 1 0 0
T2 196593 2 0 0
T3 104590 0 0 0
T4 348113 81 0 0
T5 228447 4 0 0
T6 391930 4 0 0
T7 412156 4 0 0
T44 134641 15 0 0
T81 90818 1 0 0
T82 108103 1 0 0
T121 0 81 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 522005907 4360 0 0
T1 92725 1 0 0
T2 196593 2 0 0
T3 104590 0 0 0
T4 348113 81 0 0
T5 228447 4 0 0
T6 391930 4 0 0
T7 412156 4 0 0
T44 134641 15 0 0
T81 90818 1 0 0
T82 108103 1 0 0
T121 0 81 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%