Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T10,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T12,T53 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
11320 |
10836 |
0 |
0 |
selKnown1 |
114101 |
112741 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11320 |
10836 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
238 |
237 |
0 |
0 |
T16 |
32 |
31 |
0 |
0 |
T30 |
14 |
12 |
0 |
0 |
T31 |
13 |
11 |
0 |
0 |
T32 |
27 |
25 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T66 |
4 |
3 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T107 |
0 |
3 |
0 |
0 |
T120 |
1 |
0 |
0 |
0 |
T170 |
0 |
3 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
T187 |
16 |
14 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
8 |
7 |
0 |
0 |
T191 |
6 |
5 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114101 |
112741 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T30 |
19 |
17 |
0 |
0 |
T31 |
48 |
46 |
0 |
0 |
T32 |
15 |
13 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
545 |
544 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
4 |
3 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T187 |
58 |
56 |
0 |
0 |
T188 |
17 |
15 |
0 |
0 |
T189 |
55 |
53 |
0 |
0 |
T190 |
12 |
23 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
15 |
14 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T34,T9,T7 |
0 | 1 | Covered | T34,T9,T7 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T34,T9,T7 |
1 | 1 | Covered | T34,T9,T7 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
647 |
515 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T16 |
32 |
31 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T66 |
4 |
3 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T107 |
0 |
3 |
0 |
0 |
T120 |
1 |
0 |
0 |
0 |
T170 |
0 |
3 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1774 |
762 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
4 |
3 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T194 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T10,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T194 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
988 |
972 |
0 |
0 |
selKnown1 |
1796 |
1776 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
988 |
972 |
0 |
0 |
T12 |
238 |
237 |
0 |
0 |
T13 |
261 |
260 |
0 |
0 |
T14 |
19 |
18 |
0 |
0 |
T30 |
10 |
9 |
0 |
0 |
T31 |
10 |
9 |
0 |
0 |
T32 |
19 |
18 |
0 |
0 |
T187 |
12 |
11 |
0 |
0 |
T194 |
310 |
309 |
0 |
0 |
T195 |
19 |
18 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1796 |
1776 |
0 |
0 |
T30 |
11 |
10 |
0 |
0 |
T31 |
24 |
23 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T36 |
545 |
544 |
0 |
0 |
T37 |
545 |
544 |
0 |
0 |
T38 |
545 |
544 |
0 |
0 |
T187 |
31 |
30 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
25 |
24 |
0 |
0 |
T190 |
0 |
12 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T10,T30 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T10,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58 |
46 |
0 |
0 |
T30 |
4 |
3 |
0 |
0 |
T31 |
3 |
2 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
8 |
7 |
0 |
0 |
T191 |
6 |
5 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147 |
132 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
24 |
23 |
0 |
0 |
T32 |
7 |
6 |
0 |
0 |
T187 |
27 |
26 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
30 |
29 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
15 |
14 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T36,T37,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
999 |
982 |
0 |
0 |
T12 |
236 |
235 |
0 |
0 |
T13 |
266 |
265 |
0 |
0 |
T14 |
19 |
18 |
0 |
0 |
T30 |
12 |
11 |
0 |
0 |
T31 |
13 |
12 |
0 |
0 |
T32 |
15 |
14 |
0 |
0 |
T187 |
12 |
11 |
0 |
0 |
T194 |
309 |
308 |
0 |
0 |
T195 |
19 |
18 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132 |
119 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T31 |
11 |
10 |
0 |
0 |
T32 |
14 |
13 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T38 |
2 |
1 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T30,T31 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T36,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T30,T31 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59 |
48 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T32 |
3 |
2 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
8 |
7 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113 |
99 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
11 |
10 |
0 |
0 |
T32 |
10 |
9 |
0 |
0 |
T187 |
14 |
13 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
11 |
10 |
0 |
0 |
T190 |
10 |
9 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
24 |
23 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T12,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1283 |
1263 |
0 |
0 |
selKnown1 |
163 |
153 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1283 |
1263 |
0 |
0 |
T12 |
357 |
356 |
0 |
0 |
T13 |
351 |
350 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T187 |
0 |
11 |
0 |
0 |
T188 |
0 |
10 |
0 |
0 |
T189 |
0 |
4 |
0 |
0 |
T190 |
0 |
10 |
0 |
0 |
T194 |
444 |
443 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
153 |
0 |
0 |
T30 |
12 |
11 |
0 |
0 |
T31 |
25 |
24 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T187 |
18 |
17 |
0 |
0 |
T188 |
18 |
17 |
0 |
0 |
T189 |
28 |
27 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
27 |
26 |
0 |
0 |
T193 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T31,T32 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T12,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
41 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T187 |
0 |
2 |
0 |
0 |
T188 |
0 |
7 |
0 |
0 |
T189 |
0 |
4 |
0 |
0 |
T190 |
0 |
4 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150 |
140 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T187 |
25 |
24 |
0 |
0 |
T188 |
16 |
15 |
0 |
0 |
T189 |
25 |
24 |
0 |
0 |
T190 |
10 |
9 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
20 |
19 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T53,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T10,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T53,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1281 |
1262 |
0 |
0 |
selKnown1 |
563 |
548 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1281 |
1262 |
0 |
0 |
T12 |
355 |
354 |
0 |
0 |
T13 |
356 |
355 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
11 |
10 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T187 |
0 |
10 |
0 |
0 |
T188 |
0 |
6 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T190 |
0 |
11 |
0 |
0 |
T194 |
445 |
444 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
563 |
548 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
19 |
18 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T36 |
151 |
150 |
0 |
0 |
T37 |
121 |
120 |
0 |
0 |
T38 |
157 |
156 |
0 |
0 |
T187 |
23 |
22 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T10,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T12,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57 |
39 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T32 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T188 |
4 |
3 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T190 |
0 |
6 |
0 |
0 |
T191 |
0 |
8 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
116 |
0 |
0 |
T30 |
11 |
10 |
0 |
0 |
T31 |
16 |
15 |
0 |
0 |
T32 |
11 |
10 |
0 |
0 |
T187 |
16 |
15 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
15 |
14 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
14 |
13 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T77 |
0 | 1 | Covered | T9,T10,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T77 |
1 | 1 | Covered | T9,T10,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1823 |
1802 |
0 |
0 |
selKnown1 |
828 |
802 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1823 |
1802 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T31 |
23 |
22 |
0 |
0 |
T32 |
6 |
5 |
0 |
0 |
T36 |
546 |
545 |
0 |
0 |
T37 |
546 |
545 |
0 |
0 |
T38 |
546 |
545 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T187 |
30 |
29 |
0 |
0 |
T188 |
22 |
21 |
0 |
0 |
T189 |
0 |
26 |
0 |
0 |
T190 |
0 |
13 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
828 |
802 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
203 |
202 |
0 |
0 |
T13 |
223 |
222 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T187 |
0 |
6 |
0 |
0 |
T188 |
0 |
8 |
0 |
0 |
T189 |
0 |
7 |
0 |
0 |
T190 |
0 |
8 |
0 |
0 |
T194 |
275 |
274 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T77 |
0 | 1 | Covered | T9,T10,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T77 |
1 | 1 | Covered | T9,T10,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1823 |
1802 |
0 |
0 |
selKnown1 |
832 |
806 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1823 |
1802 |
0 |
0 |
T30 |
15 |
14 |
0 |
0 |
T31 |
25 |
24 |
0 |
0 |
T32 |
6 |
5 |
0 |
0 |
T36 |
546 |
545 |
0 |
0 |
T37 |
546 |
545 |
0 |
0 |
T38 |
546 |
545 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T187 |
28 |
27 |
0 |
0 |
T188 |
22 |
21 |
0 |
0 |
T189 |
0 |
26 |
0 |
0 |
T190 |
0 |
12 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
832 |
806 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
203 |
202 |
0 |
0 |
T13 |
223 |
222 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
0 |
9 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T187 |
0 |
6 |
0 |
0 |
T188 |
0 |
10 |
0 |
0 |
T189 |
0 |
9 |
0 |
0 |
T190 |
0 |
8 |
0 |
0 |
T194 |
275 |
274 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T10 |
0 | 1 | Covered | T9,T12,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T10 |
1 | 1 | Covered | T9,T12,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198 |
171 |
0 |
0 |
T30 |
12 |
11 |
0 |
0 |
T31 |
10 |
9 |
0 |
0 |
T32 |
14 |
13 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T38 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T187 |
28 |
27 |
0 |
0 |
T188 |
0 |
17 |
0 |
0 |
T189 |
0 |
13 |
0 |
0 |
T190 |
0 |
15 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
825 |
797 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
201 |
200 |
0 |
0 |
T13 |
228 |
227 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T187 |
0 |
6 |
0 |
0 |
T188 |
0 |
4 |
0 |
0 |
T189 |
0 |
6 |
0 |
0 |
T190 |
0 |
13 |
0 |
0 |
T194 |
276 |
275 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T10 |
0 | 1 | Covered | T9,T12,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T10 |
1 | 1 | Covered | T9,T12,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199 |
172 |
0 |
0 |
T30 |
12 |
11 |
0 |
0 |
T31 |
13 |
12 |
0 |
0 |
T32 |
14 |
13 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T38 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T187 |
28 |
27 |
0 |
0 |
T188 |
0 |
16 |
0 |
0 |
T189 |
0 |
13 |
0 |
0 |
T190 |
0 |
15 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
819 |
791 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
201 |
200 |
0 |
0 |
T13 |
228 |
227 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T187 |
0 |
6 |
0 |
0 |
T188 |
0 |
4 |
0 |
0 |
T189 |
0 |
6 |
0 |
0 |
T190 |
0 |
14 |
0 |
0 |
T194 |
276 |
275 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T53 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T53 |
1 | 1 | Covered | T9,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
172 |
153 |
0 |
0 |
selKnown1 |
26461 |
26429 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172 |
153 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
18 |
17 |
0 |
0 |
T32 |
12 |
11 |
0 |
0 |
T187 |
29 |
28 |
0 |
0 |
T188 |
20 |
19 |
0 |
0 |
T189 |
20 |
19 |
0 |
0 |
T190 |
24 |
23 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
14 |
13 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26461 |
26429 |
0 |
0 |
T12 |
389 |
388 |
0 |
0 |
T13 |
384 |
383 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
1664 |
1663 |
0 |
0 |
T152 |
1428 |
1427 |
0 |
0 |
T194 |
0 |
477 |
0 |
0 |
T199 |
4030 |
4029 |
0 |
0 |
T200 |
4740 |
4739 |
0 |
0 |
T201 |
2019 |
2018 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T68,T53 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T68,T53 |
1 | 1 | Covered | T9,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
154 |
0 |
0 |
selKnown1 |
26459 |
26427 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
154 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
19 |
18 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T187 |
29 |
28 |
0 |
0 |
T188 |
20 |
19 |
0 |
0 |
T189 |
21 |
20 |
0 |
0 |
T190 |
23 |
22 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26459 |
26427 |
0 |
0 |
T12 |
389 |
388 |
0 |
0 |
T13 |
384 |
383 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
1664 |
1663 |
0 |
0 |
T152 |
1428 |
1427 |
0 |
0 |
T194 |
0 |
477 |
0 |
0 |
T199 |
4030 |
4029 |
0 |
0 |
T200 |
4740 |
4739 |
0 |
0 |
T201 |
2019 |
2018 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T202,T203,T68 |
0 | 1 | Covered | T9,T202,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T53,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T202,T203,T68 |
1 | 1 | Covered | T9,T202,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
752 |
709 |
0 |
0 |
selKnown1 |
26457 |
26425 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
752 |
709 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T36 |
0 |
146 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T205 |
0 |
32 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
35 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26457 |
26425 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T12 |
387 |
386 |
0 |
0 |
T13 |
389 |
388 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
1664 |
1663 |
0 |
0 |
T152 |
0 |
1427 |
0 |
0 |
T199 |
4030 |
4029 |
0 |
0 |
T200 |
4740 |
4739 |
0 |
0 |
T201 |
2019 |
2018 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T202,T203,T68 |
0 | 1 | Covered | T9,T202,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T53,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T202,T203,T68 |
1 | 1 | Covered | T9,T202,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
748 |
705 |
0 |
0 |
selKnown1 |
26451 |
26419 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
748 |
705 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T36 |
0 |
146 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T205 |
0 |
32 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
35 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26451 |
26419 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T12 |
387 |
386 |
0 |
0 |
T13 |
389 |
388 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
1664 |
1663 |
0 |
0 |
T152 |
0 |
1427 |
0 |
0 |
T199 |
4030 |
4029 |
0 |
0 |
T200 |
4740 |
4739 |
0 |
0 |
T201 |
2019 |
2018 |
0 |
0 |