Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.29 95.37 93.66 95.41 94.47 97.53


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.03 95.29 93.17 95.41 94.26 97.02
u_ast 93.28 93.28
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T60,T9

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T6,T7,T8 Yes T1,T2,T3 INOUT
USB_P Yes Yes T10,T24,T25 Yes T10,T24,T25 INOUT
USB_N Yes Yes T24,T25,T59 Yes T10,T11,T24 INOUT
CC1 No No Yes T9,T10,T11 INOUT
CC2 No No Yes T9,T10,T11 INOUT
FLASH_TEST_VOLT No No Yes T9,T10,T11 INOUT
FLASH_TEST_MODE0 No No Yes T9,T10,T11 INOUT
FLASH_TEST_MODE1 No No Yes T9,T10,T11 INOUT
OTP_EXT_VOLT No No Yes T9,T10,T11 INOUT
SPI_HOST_D0 Yes Yes T12,T13,T14 Yes T9,T12,T10 INOUT
SPI_HOST_D1 Yes Yes T12,T13,T194 Yes T12,T13,T11 INOUT
SPI_HOST_D2 Yes Yes T12,T13,T194 Yes T12,T13,T11 INOUT
SPI_HOST_D3 Yes Yes T12,T13,T194 Yes T12,T10,T13 INOUT
SPI_HOST_CLK Yes Yes T12,T13,T14 Yes T12,T10,T13 INOUT
SPI_HOST_CS_L Yes Yes T12,T13,T14 Yes T9,T12,T13 INOUT
SPI_DEV_D0 Yes Yes T12,T53,T69 Yes T9,T12,T53 INOUT
SPI_DEV_D1 Yes Yes T12,T53,T69 Yes T12,T53,T69 INOUT
SPI_DEV_D2 Yes Yes T12,T53,T13 Yes T12,T53,T13 INOUT
SPI_DEV_D3 Yes Yes T12,T53,T13 Yes T12,T53,T10 INOUT
SPI_DEV_CLK Yes Yes T12,T53,T69 Yes T9,T12,T53 INOUT
SPI_DEV_CS_L Yes Yes T9,T12,T53 Yes T9,T12,T10 INOUT
IOR8 Yes Yes T9,T202,T203 Yes T9,T202,T203 INOUT
IOR9 Yes Yes T9,T21,T22 Yes T9,T202,T203 INOUT
IOA0 Yes Yes T15,T16,T17 Yes T15,T16,T10 INOUT
IOA1 Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
IOA2 Yes Yes T16,T106,T17 Yes T16,T106,T17 INOUT
IOA3 Yes Yes T16,T17,T27 Yes T16,T10,T17 INOUT
IOA4 Yes Yes T5,T16,T147 Yes T9,T5,T16 INOUT
IOA5 Yes Yes T5,T16,T147 Yes T5,T16,T147 INOUT
IOA6 Yes Yes T16,T17,T27 Yes T16,T17,T27 INOUT
IOA7 Yes Yes T16,T211,T17 Yes T16,T211,T17 INOUT
IOA8 Yes Yes T16,T53,T211 Yes T9,T16,T53 INOUT
IOB0 Yes Yes T36,T37,T38 Yes T9,T36,T37 INOUT
IOB1 Yes Yes T36,T37,T38 Yes T9,T10,T36 INOUT
IOB2 Yes Yes T30,T31,T32 Yes T9,T10,T11 INOUT
IOB3 Yes Yes T202,T203,T21 Yes T202,T203,T22 INOUT
IOB4 Yes Yes T213,T214,T338 Yes T9,T213,T214 INOUT
IOB5 Yes Yes T9,T213,T214 Yes T9,T213,T214 INOUT
IOB6 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT
IOB7 Yes Yes T16,T18,T17 Yes T16,T18,T21 INOUT
IOB8 Yes Yes T202,T16,T203 Yes T9,T202,T16 INOUT
IOB9 Yes Yes T16,T215,T21 Yes T16,T215,T21 INOUT
IOB10 Yes Yes T16,T215,T106 Yes T16,T215,T106 INOUT
IOB11 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOB12 Yes Yes T16,T106,T216 Yes T9,T16,T106 INOUT
IOC0 Yes Yes T48,T49,T45 Yes T9,T10,T46 INOUT
IOC1 Yes Yes T69,T199,T200 Yes T10,T69,T201 INOUT
IOC2 Yes Yes T69,T199,T200 Yes T10,T69,T11 INOUT
IOC3 Yes Yes T9,T10,T11 Yes T10,T11,T315 INOUT
IOC4 Yes Yes T9,T48,T49 Yes T9,T48,T49 INOUT
IOC5 Yes Yes T65,T69,T62 Yes T10,T69,T62 INOUT
IOC6 Yes Yes T7,T120,T66 Yes T7,T120,T66 INOUT
IOC7 Yes Yes T202,T203,T22 Yes T202,T203,T21 INOUT
IOC8 Yes Yes T65,T62,T70 Yes T9,T65,T10 INOUT
IOC9 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT
IOC10 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOC11 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOC12 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOR0 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR1 Yes Yes T34,T7,T8 Yes T34,T7,T8 INOUT
IOR2 Yes Yes T34,T7,T8 Yes T34,T7,T8 INOUT
IOR3 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR4 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR5 Yes Yes T16,T21,T17 Yes T16,T21,T10 INOUT
IOR6 Yes Yes T16,T17,T212 Yes T16,T21,T10 INOUT
IOR7 Yes Yes T16,T17,T212 Yes T16,T17,T212 INOUT
IOR10 Yes Yes T16,T17,T212 Yes T9,T16,T17 INOUT
IOR11 Yes Yes T16,T17,T212 Yes T16,T17,T212 INOUT
IOR12 Yes Yes T16,T17,T212 Yes T9,T16,T10 INOUT
IOR13 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T60,T9

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T6,T7,T8 Yes T1,T2,T3 INOUT
USB_P Yes Yes T10,T24,T25 Yes T10,T24,T25 INOUT
USB_N Yes Yes T24,T25,T59 Yes T10,T11,T24 INOUT
CC1 No No Yes T9,T10,T11 INOUT
CC2 No No Yes T9,T10,T11 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T12,T13,T14 Yes T9,T12,T10 INOUT
SPI_HOST_D1 Yes Yes T12,T13,T194 Yes T12,T13,T11 INOUT
SPI_HOST_D2 Yes Yes T12,T13,T194 Yes T12,T13,T11 INOUT
SPI_HOST_D3 Yes Yes T12,T13,T194 Yes T12,T10,T13 INOUT
SPI_HOST_CLK Yes Yes T12,T13,T14 Yes T12,T10,T13 INOUT
SPI_HOST_CS_L Yes Yes T12,T13,T14 Yes T9,T12,T13 INOUT
SPI_DEV_D0 Yes Yes T12,T53,T69 Yes T9,T12,T53 INOUT
SPI_DEV_D1 Yes Yes T12,T53,T69 Yes T12,T53,T69 INOUT
SPI_DEV_D2 Yes Yes T12,T53,T13 Yes T12,T53,T13 INOUT
SPI_DEV_D3 Yes Yes T12,T53,T13 Yes T12,T53,T10 INOUT
SPI_DEV_CLK Yes Yes T12,T53,T69 Yes T9,T12,T53 INOUT
SPI_DEV_CS_L Yes Yes T9,T12,T53 Yes T9,T12,T10 INOUT
IOR8 Yes Yes T9,T202,T203 Yes T9,T202,T203 INOUT
IOR9 Yes Yes T9,T21,T22 Yes T9,T202,T203 INOUT
IOA0 Yes Yes T15,T16,T17 Yes T15,T16,T10 INOUT
IOA1 Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
IOA2 Yes Yes T16,T106,T17 Yes T16,T106,T17 INOUT
IOA3 Yes Yes T16,T17,T27 Yes T16,T10,T17 INOUT
IOA4 Yes Yes T5,T16,T147 Yes T9,T5,T16 INOUT
IOA5 Yes Yes T5,T16,T147 Yes T5,T16,T147 INOUT
IOA6 Yes Yes T16,T17,T27 Yes T16,T17,T27 INOUT
IOA7 Yes Yes T16,T211,T17 Yes T16,T211,T17 INOUT
IOA8 Yes Yes T16,T53,T211 Yes T9,T16,T53 INOUT
IOB0 Yes Yes T36,T37,T38 Yes T9,T36,T37 INOUT
IOB1 Yes Yes T36,T37,T38 Yes T9,T10,T36 INOUT
IOB2 Yes Yes T30,T31,T32 Yes T9,T10,T11 INOUT
IOB3 Yes Yes T202,T203,T21 Yes T202,T203,T22 INOUT
IOB4 Yes Yes T213,T214,T338 Yes T9,T213,T214 INOUT
IOB5 Yes Yes T9,T213,T214 Yes T9,T213,T214 INOUT
IOB6 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT
IOB7 Yes Yes T16,T18,T17 Yes T16,T18,T21 INOUT
IOB8 Yes Yes T202,T16,T203 Yes T9,T202,T16 INOUT
IOB9 Yes Yes T16,T215,T21 Yes T16,T215,T21 INOUT
IOB10 Yes Yes T16,T215,T106 Yes T16,T215,T106 INOUT
IOB11 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOB12 Yes Yes T16,T106,T216 Yes T9,T16,T106 INOUT
IOC0 Yes Yes T48,T49,T45 Yes T9,T10,T46 INOUT
IOC1 Yes Yes T69,T199,T200 Yes T10,T69,T201 INOUT
IOC2 Yes Yes T69,T199,T200 Yes T10,T69,T11 INOUT
IOC3 Yes Yes T9,T10,T11 Yes T10,T11,T315 INOUT
IOC4 Yes Yes T9,T48,T49 Yes T9,T48,T49 INOUT
IOC5 Yes Yes T65,T69,T62 Yes T10,T69,T62 INOUT
IOC6 Yes Yes T7,T120,T66 Yes T7,T120,T66 INOUT
IOC7 Yes Yes T202,T203,T22 Yes T202,T203,T21 INOUT
IOC8 Yes Yes T65,T62,T70 Yes T9,T65,T10 INOUT
IOC9 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT
IOC10 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOC11 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOC12 Yes Yes T16,T106,T216 Yes T16,T106,T216 INOUT
IOR0 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR1 Yes Yes T34,T7,T8 Yes T34,T7,T8 INOUT
IOR2 Yes Yes T34,T7,T8 Yes T34,T7,T8 INOUT
IOR3 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR4 Yes Yes T34,T7,T8 Yes T34,T9,T7 INOUT
IOR5 Yes Yes T16,T21,T17 Yes T16,T21,T10 INOUT
IOR6 Yes Yes T16,T17,T212 Yes T16,T21,T10 INOUT
IOR7 Yes Yes T16,T17,T212 Yes T16,T17,T212 INOUT
IOR10 Yes Yes T16,T17,T212 Yes T9,T16,T17 INOUT
IOR11 Yes Yes T16,T17,T212 Yes T16,T17,T212 INOUT
IOR12 Yes Yes T16,T17,T212 Yes T9,T16,T10 INOUT
IOR13 Yes Yes T202,T16,T203 Yes T202,T16,T203 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%