Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T64,T65 |
1 | 0 | Covered | T58,T64,T65 |
1 | 1 | Covered | T58,T64,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T64,T65 |
1 | 0 | Covered | T58,T64,T65 |
1 | 1 | Covered | T58,T64,T65 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12161 |
0 |
0 |
T35 |
20900 |
0 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T58 |
33256 |
7 |
0 |
0 |
T59 |
0 |
7 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
6 |
0 |
0 |
T63 |
25412 |
0 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T102 |
314592 |
0 |
0 |
0 |
T103 |
55822 |
0 |
0 |
0 |
T104 |
256008 |
0 |
0 |
0 |
T105 |
35724 |
0 |
0 |
0 |
T106 |
37077 |
0 |
0 |
0 |
T107 |
70597 |
0 |
0 |
0 |
T108 |
39201 |
0 |
0 |
0 |
T109 |
173145 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T151 |
182948 |
6 |
0 |
0 |
T152 |
92132 |
3 |
0 |
0 |
T366 |
1411814 |
13 |
0 |
0 |
T367 |
673114 |
1 |
0 |
0 |
T369 |
1628792 |
3 |
0 |
0 |
T370 |
88454 |
3 |
0 |
0 |
T371 |
183330 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
293886 |
2 |
0 |
0 |
T394 |
268032 |
2 |
0 |
0 |
T395 |
172388 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12178 |
0 |
0 |
T35 |
40687 |
0 |
0 |
0 |
T57 |
0 |
5 |
0 |
0 |
T58 |
64976 |
7 |
0 |
0 |
T59 |
0 |
7 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T63 |
562 |
0 |
0 |
0 |
T64 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T102 |
620949 |
0 |
0 |
0 |
T103 |
109397 |
0 |
0 |
0 |
T104 |
504597 |
0 |
0 |
0 |
T105 |
69750 |
0 |
0 |
0 |
T106 |
71082 |
0 |
0 |
0 |
T107 |
138710 |
0 |
0 |
0 |
T108 |
76752 |
0 |
0 |
0 |
T109 |
307011 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T151 |
182948 |
6 |
0 |
0 |
T152 |
92132 |
3 |
0 |
0 |
T366 |
1411814 |
13 |
0 |
0 |
T367 |
673114 |
1 |
0 |
0 |
T369 |
1628792 |
3 |
0 |
0 |
T370 |
88454 |
3 |
0 |
0 |
T371 |
183330 |
2 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
293886 |
2 |
0 |
0 |
T394 |
268032 |
2 |
0 |
0 |
T395 |
172388 |
0 |
0 |
0 |