Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
264 |
0 |
0 |
T35 |
371 |
0 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
512 |
4 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T102 |
2745 |
0 |
0 |
0 |
T103 |
749 |
0 |
0 |
0 |
T104 |
2473 |
0 |
0 |
0 |
T105 |
566 |
0 |
0 |
0 |
T106 |
1024 |
0 |
0 |
0 |
T107 |
828 |
0 |
0 |
0 |
T108 |
550 |
0 |
0 |
0 |
T109 |
13093 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
267 |
0 |
0 |
T35 |
20158 |
0 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
32232 |
5 |
0 |
0 |
T59 |
0 |
5 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T102 |
309102 |
0 |
0 |
0 |
T103 |
54324 |
0 |
0 |
0 |
T104 |
251062 |
0 |
0 |
0 |
T105 |
34592 |
0 |
0 |
0 |
T106 |
35029 |
0 |
0 |
0 |
T107 |
68941 |
0 |
0 |
0 |
T108 |
38101 |
0 |
0 |
0 |
T109 |
146959 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
264 |
0 |
0 |
T35 |
20158 |
0 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
32232 |
4 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T102 |
309102 |
0 |
0 |
0 |
T103 |
54324 |
0 |
0 |
0 |
T104 |
251062 |
0 |
0 |
0 |
T105 |
34592 |
0 |
0 |
0 |
T106 |
35029 |
0 |
0 |
0 |
T107 |
68941 |
0 |
0 |
0 |
T108 |
38101 |
0 |
0 |
0 |
T109 |
146959 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
264 |
0 |
0 |
T35 |
371 |
0 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
512 |
4 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T102 |
2745 |
0 |
0 |
0 |
T103 |
749 |
0 |
0 |
0 |
T104 |
2473 |
0 |
0 |
0 |
T105 |
566 |
0 |
0 |
0 |
T106 |
1024 |
0 |
0 |
0 |
T107 |
828 |
0 |
0 |
0 |
T108 |
550 |
0 |
0 |
0 |
T109 |
13093 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
265 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
16 |
0 |
0 |
T367 |
3117 |
7 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
265 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
16 |
0 |
0 |
T367 |
333440 |
7 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
265 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
16 |
0 |
0 |
T367 |
333440 |
7 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
265 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
16 |
0 |
0 |
T367 |
3117 |
7 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
240 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
8 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
240 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
8 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
240 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
8 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
240 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
8 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T369 |
1 | 1 | Covered | T63,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T366 |
1 | 1 | Covered | T63,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
241 |
0 |
0 |
T63 |
562 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
888 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T367 |
0 |
9 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
2814 |
0 |
0 |
0 |
T397 |
625 |
0 |
0 |
0 |
T398 |
284 |
0 |
0 |
0 |
T399 |
1929 |
0 |
0 |
0 |
T400 |
2163 |
0 |
0 |
0 |
T401 |
585 |
0 |
0 |
0 |
T402 |
878 |
0 |
0 |
0 |
T403 |
968 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
242 |
0 |
0 |
T63 |
25412 |
3 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
53015 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T367 |
0 |
9 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
313808 |
0 |
0 |
0 |
T397 |
51224 |
0 |
0 |
0 |
T398 |
11410 |
0 |
0 |
0 |
T399 |
201883 |
0 |
0 |
0 |
T400 |
228273 |
0 |
0 |
0 |
T401 |
36603 |
0 |
0 |
0 |
T402 |
68346 |
0 |
0 |
0 |
T403 |
41305 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T369 |
1 | 1 | Covered | T63,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T366 |
1 | 1 | Covered | T63,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
241 |
0 |
0 |
T63 |
25412 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
53015 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T367 |
0 |
9 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
313808 |
0 |
0 |
0 |
T397 |
51224 |
0 |
0 |
0 |
T398 |
11410 |
0 |
0 |
0 |
T399 |
201883 |
0 |
0 |
0 |
T400 |
228273 |
0 |
0 |
0 |
T401 |
36603 |
0 |
0 |
0 |
T402 |
68346 |
0 |
0 |
0 |
T403 |
41305 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
241 |
0 |
0 |
T63 |
562 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
888 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T367 |
0 |
9 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
2814 |
0 |
0 |
0 |
T397 |
625 |
0 |
0 |
0 |
T398 |
284 |
0 |
0 |
0 |
T399 |
1929 |
0 |
0 |
0 |
T400 |
2163 |
0 |
0 |
0 |
T401 |
585 |
0 |
0 |
0 |
T402 |
878 |
0 |
0 |
0 |
T403 |
968 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
207 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
9 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
207 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
9 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
207 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
9 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
207 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
9 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T65,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T65,T66 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
249 |
0 |
0 |
T64 |
4211 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
554 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T406 |
0 |
2 |
0 |
0 |
T407 |
384 |
0 |
0 |
0 |
T408 |
426 |
0 |
0 |
0 |
T409 |
2155 |
0 |
0 |
0 |
T410 |
605 |
0 |
0 |
0 |
T411 |
3638 |
0 |
0 |
0 |
T412 |
687 |
0 |
0 |
0 |
T413 |
528 |
0 |
0 |
0 |
T414 |
329 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
249 |
0 |
0 |
T64 |
134524 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
20310 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T406 |
0 |
2 |
0 |
0 |
T407 |
18053 |
0 |
0 |
0 |
T408 |
27307 |
0 |
0 |
0 |
T409 |
224719 |
0 |
0 |
0 |
T410 |
37992 |
0 |
0 |
0 |
T411 |
272038 |
0 |
0 |
0 |
T412 |
44402 |
0 |
0 |
0 |
T413 |
36889 |
0 |
0 |
0 |
T414 |
19772 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T65,T66 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T65,T66 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
249 |
0 |
0 |
T64 |
134524 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
20310 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T406 |
0 |
2 |
0 |
0 |
T407 |
18053 |
0 |
0 |
0 |
T408 |
27307 |
0 |
0 |
0 |
T409 |
224719 |
0 |
0 |
0 |
T410 |
37992 |
0 |
0 |
0 |
T411 |
272038 |
0 |
0 |
0 |
T412 |
44402 |
0 |
0 |
0 |
T413 |
36889 |
0 |
0 |
0 |
T414 |
19772 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
249 |
0 |
0 |
T64 |
4211 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
554 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T405 |
0 |
2 |
0 |
0 |
T406 |
0 |
2 |
0 |
0 |
T407 |
384 |
0 |
0 |
0 |
T408 |
426 |
0 |
0 |
0 |
T409 |
2155 |
0 |
0 |
0 |
T410 |
605 |
0 |
0 |
0 |
T411 |
3638 |
0 |
0 |
0 |
T412 |
687 |
0 |
0 |
0 |
T413 |
528 |
0 |
0 |
0 |
T414 |
329 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T369 |
1 | 1 | Covered | T99,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T366 |
1 | 1 | Covered | T99,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
234 |
0 |
0 |
T54 |
414 |
0 |
0 |
0 |
T99 |
909 |
2 |
0 |
0 |
T137 |
843 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
881 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
1028 |
0 |
0 |
0 |
T417 |
422 |
0 |
0 |
0 |
T418 |
749 |
0 |
0 |
0 |
T419 |
2869 |
0 |
0 |
0 |
T420 |
622 |
0 |
0 |
0 |
T421 |
421 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
236 |
0 |
0 |
T54 |
22554 |
0 |
0 |
0 |
T99 |
43672 |
3 |
0 |
0 |
T137 |
60645 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
73609 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
48465 |
0 |
0 |
0 |
T417 |
22744 |
0 |
0 |
0 |
T418 |
58489 |
0 |
0 |
0 |
T419 |
322037 |
0 |
0 |
0 |
T420 |
39904 |
0 |
0 |
0 |
T421 |
26459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T369 |
1 | 1 | Covered | T99,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T366 |
1 | 1 | Covered | T99,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
234 |
0 |
0 |
T54 |
22554 |
0 |
0 |
0 |
T99 |
43672 |
2 |
0 |
0 |
T137 |
60645 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
73609 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
48465 |
0 |
0 |
0 |
T417 |
22744 |
0 |
0 |
0 |
T418 |
58489 |
0 |
0 |
0 |
T419 |
322037 |
0 |
0 |
0 |
T420 |
39904 |
0 |
0 |
0 |
T421 |
26459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
234 |
0 |
0 |
T54 |
414 |
0 |
0 |
0 |
T99 |
909 |
2 |
0 |
0 |
T137 |
843 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
881 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
1028 |
0 |
0 |
0 |
T417 |
422 |
0 |
0 |
0 |
T418 |
749 |
0 |
0 |
0 |
T419 |
2869 |
0 |
0 |
0 |
T420 |
622 |
0 |
0 |
0 |
T421 |
421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T369 |
1 | 1 | Covered | T101,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T366 |
1 | 1 | Covered | T101,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
255 |
0 |
0 |
T101 |
399 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
555 |
0 |
0 |
0 |
T366 |
0 |
7 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
380 |
0 |
0 |
0 |
T423 |
904 |
0 |
0 |
0 |
T424 |
621 |
0 |
0 |
0 |
T425 |
2908 |
0 |
0 |
0 |
T426 |
706 |
0 |
0 |
0 |
T427 |
2507 |
0 |
0 |
0 |
T428 |
584 |
0 |
0 |
0 |
T429 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
256 |
0 |
0 |
T101 |
22796 |
3 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
44750 |
0 |
0 |
0 |
T366 |
0 |
7 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
23526 |
0 |
0 |
0 |
T423 |
84475 |
0 |
0 |
0 |
T424 |
49456 |
0 |
0 |
0 |
T425 |
313289 |
0 |
0 |
0 |
T426 |
57106 |
0 |
0 |
0 |
T427 |
211409 |
0 |
0 |
0 |
T428 |
39730 |
0 |
0 |
0 |
T429 |
22868 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T369 |
1 | 1 | Covered | T101,T151,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T366 |
1 | 1 | Covered | T101,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
255 |
0 |
0 |
T101 |
22796 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
44750 |
0 |
0 |
0 |
T366 |
0 |
7 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
23526 |
0 |
0 |
0 |
T423 |
84475 |
0 |
0 |
0 |
T424 |
49456 |
0 |
0 |
0 |
T425 |
313289 |
0 |
0 |
0 |
T426 |
57106 |
0 |
0 |
0 |
T427 |
211409 |
0 |
0 |
0 |
T428 |
39730 |
0 |
0 |
0 |
T429 |
22868 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
255 |
0 |
0 |
T101 |
399 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
555 |
0 |
0 |
0 |
T366 |
0 |
7 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
380 |
0 |
0 |
0 |
T423 |
904 |
0 |
0 |
0 |
T424 |
621 |
0 |
0 |
0 |
T425 |
2908 |
0 |
0 |
0 |
T426 |
706 |
0 |
0 |
0 |
T427 |
2507 |
0 |
0 |
0 |
T428 |
584 |
0 |
0 |
0 |
T429 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T62 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T62 |
1 | 1 | Covered | T58,T59,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
250 |
0 |
0 |
T35 |
371 |
0 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
512 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T102 |
2745 |
0 |
0 |
0 |
T103 |
749 |
0 |
0 |
0 |
T104 |
2473 |
0 |
0 |
0 |
T105 |
566 |
0 |
0 |
0 |
T106 |
1024 |
0 |
0 |
0 |
T107 |
828 |
0 |
0 |
0 |
T108 |
550 |
0 |
0 |
0 |
T109 |
13093 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
250 |
0 |
0 |
T35 |
20158 |
0 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
32232 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T102 |
309102 |
0 |
0 |
0 |
T103 |
54324 |
0 |
0 |
0 |
T104 |
251062 |
0 |
0 |
0 |
T105 |
34592 |
0 |
0 |
0 |
T106 |
35029 |
0 |
0 |
0 |
T107 |
68941 |
0 |
0 |
0 |
T108 |
38101 |
0 |
0 |
0 |
T109 |
146959 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T57 |
1 | 1 | Covered | T58,T59,T62 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T59,T57 |
1 | 0 | Covered | T58,T59,T62 |
1 | 1 | Covered | T58,T59,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
250 |
0 |
0 |
T35 |
20158 |
0 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
32232 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T102 |
309102 |
0 |
0 |
0 |
T103 |
54324 |
0 |
0 |
0 |
T104 |
251062 |
0 |
0 |
0 |
T105 |
34592 |
0 |
0 |
0 |
T106 |
35029 |
0 |
0 |
0 |
T107 |
68941 |
0 |
0 |
0 |
T108 |
38101 |
0 |
0 |
0 |
T109 |
146959 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
250 |
0 |
0 |
T35 |
371 |
0 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
512 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T102 |
2745 |
0 |
0 |
0 |
T103 |
749 |
0 |
0 |
0 |
T104 |
2473 |
0 |
0 |
0 |
T105 |
566 |
0 |
0 |
0 |
T106 |
1024 |
0 |
0 |
0 |
T107 |
828 |
0 |
0 |
0 |
T108 |
550 |
0 |
0 |
0 |
T109 |
13093 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
252 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
13 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
253 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
13 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
253 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
13 |
0 |
0 |
T367 |
333440 |
1 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
253 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
13 |
0 |
0 |
T367 |
3117 |
1 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
241 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
10 |
0 |
0 |
T367 |
3117 |
5 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
241 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
10 |
0 |
0 |
T367 |
333440 |
5 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
241 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
10 |
0 |
0 |
T367 |
333440 |
5 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
241 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
10 |
0 |
0 |
T367 |
3117 |
5 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T63,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
246 |
0 |
0 |
T63 |
562 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
888 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
5 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
2814 |
0 |
0 |
0 |
T397 |
625 |
0 |
0 |
0 |
T398 |
284 |
0 |
0 |
0 |
T399 |
1929 |
0 |
0 |
0 |
T400 |
2163 |
0 |
0 |
0 |
T401 |
585 |
0 |
0 |
0 |
T402 |
878 |
0 |
0 |
0 |
T403 |
968 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
247 |
0 |
0 |
T63 |
25412 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
53015 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
5 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
313808 |
0 |
0 |
0 |
T397 |
51224 |
0 |
0 |
0 |
T398 |
11410 |
0 |
0 |
0 |
T399 |
201883 |
0 |
0 |
0 |
T400 |
228273 |
0 |
0 |
0 |
T401 |
36603 |
0 |
0 |
0 |
T402 |
68346 |
0 |
0 |
0 |
T403 |
41305 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T63,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T63,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T63,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
247 |
0 |
0 |
T63 |
25412 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
53015 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
5 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
313808 |
0 |
0 |
0 |
T397 |
51224 |
0 |
0 |
0 |
T398 |
11410 |
0 |
0 |
0 |
T399 |
201883 |
0 |
0 |
0 |
T400 |
228273 |
0 |
0 |
0 |
T401 |
36603 |
0 |
0 |
0 |
T402 |
68346 |
0 |
0 |
0 |
T403 |
41305 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
247 |
0 |
0 |
T63 |
562 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T286 |
888 |
0 |
0 |
0 |
T366 |
0 |
16 |
0 |
0 |
T367 |
0 |
5 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T396 |
2814 |
0 |
0 |
0 |
T397 |
625 |
0 |
0 |
0 |
T398 |
284 |
0 |
0 |
0 |
T399 |
1929 |
0 |
0 |
0 |
T400 |
2163 |
0 |
0 |
0 |
T401 |
585 |
0 |
0 |
0 |
T402 |
878 |
0 |
0 |
0 |
T403 |
968 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
268 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
20 |
0 |
0 |
T367 |
3117 |
7 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
268 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
20 |
0 |
0 |
T367 |
333440 |
7 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
268 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
20 |
0 |
0 |
T367 |
333440 |
7 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
268 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
20 |
0 |
0 |
T367 |
3117 |
7 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T112,T113 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T112,T113 |
1 | 1 | Covered | T64,T65,T66 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
240 |
0 |
0 |
T64 |
4211 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
554 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T405 |
0 |
1 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
384 |
0 |
0 |
0 |
T408 |
426 |
0 |
0 |
0 |
T409 |
2155 |
0 |
0 |
0 |
T410 |
605 |
0 |
0 |
0 |
T411 |
3638 |
0 |
0 |
0 |
T412 |
687 |
0 |
0 |
0 |
T413 |
528 |
0 |
0 |
0 |
T414 |
329 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
240 |
0 |
0 |
T64 |
134524 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
20310 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T405 |
0 |
1 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
18053 |
0 |
0 |
0 |
T408 |
27307 |
0 |
0 |
0 |
T409 |
224719 |
0 |
0 |
0 |
T410 |
37992 |
0 |
0 |
0 |
T411 |
272038 |
0 |
0 |
0 |
T412 |
44402 |
0 |
0 |
0 |
T413 |
36889 |
0 |
0 |
0 |
T414 |
19772 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T65,T66 |
1 | 1 | Covered | T64,T112,T113 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T64,T112,T113 |
1 | 1 | Covered | T64,T65,T66 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
240 |
0 |
0 |
T64 |
134524 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
20310 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T405 |
0 |
1 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
18053 |
0 |
0 |
0 |
T408 |
27307 |
0 |
0 |
0 |
T409 |
224719 |
0 |
0 |
0 |
T410 |
37992 |
0 |
0 |
0 |
T411 |
272038 |
0 |
0 |
0 |
T412 |
44402 |
0 |
0 |
0 |
T413 |
36889 |
0 |
0 |
0 |
T414 |
19772 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
240 |
0 |
0 |
T64 |
4211 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T273 |
554 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T405 |
0 |
1 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
384 |
0 |
0 |
0 |
T408 |
426 |
0 |
0 |
0 |
T409 |
2155 |
0 |
0 |
0 |
T410 |
605 |
0 |
0 |
0 |
T411 |
3638 |
0 |
0 |
0 |
T412 |
687 |
0 |
0 |
0 |
T413 |
528 |
0 |
0 |
0 |
T414 |
329 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T99,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
220 |
0 |
0 |
T54 |
414 |
0 |
0 |
0 |
T99 |
909 |
1 |
0 |
0 |
T137 |
843 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
881 |
0 |
0 |
0 |
T366 |
0 |
12 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
1028 |
0 |
0 |
0 |
T417 |
422 |
0 |
0 |
0 |
T418 |
749 |
0 |
0 |
0 |
T419 |
2869 |
0 |
0 |
0 |
T420 |
622 |
0 |
0 |
0 |
T421 |
421 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
220 |
0 |
0 |
T54 |
22554 |
0 |
0 |
0 |
T99 |
43672 |
1 |
0 |
0 |
T137 |
60645 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
73609 |
0 |
0 |
0 |
T366 |
0 |
12 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
48465 |
0 |
0 |
0 |
T417 |
22744 |
0 |
0 |
0 |
T418 |
58489 |
0 |
0 |
0 |
T419 |
322037 |
0 |
0 |
0 |
T420 |
39904 |
0 |
0 |
0 |
T421 |
26459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T99,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T99,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T99,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
220 |
0 |
0 |
T54 |
22554 |
0 |
0 |
0 |
T99 |
43672 |
1 |
0 |
0 |
T137 |
60645 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
73609 |
0 |
0 |
0 |
T366 |
0 |
12 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
48465 |
0 |
0 |
0 |
T417 |
22744 |
0 |
0 |
0 |
T418 |
58489 |
0 |
0 |
0 |
T419 |
322037 |
0 |
0 |
0 |
T420 |
39904 |
0 |
0 |
0 |
T421 |
26459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
220 |
0 |
0 |
T54 |
414 |
0 |
0 |
0 |
T99 |
909 |
1 |
0 |
0 |
T137 |
843 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T253 |
881 |
0 |
0 |
0 |
T366 |
0 |
12 |
0 |
0 |
T367 |
0 |
3 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T416 |
1028 |
0 |
0 |
0 |
T417 |
422 |
0 |
0 |
0 |
T418 |
749 |
0 |
0 |
0 |
T419 |
2869 |
0 |
0 |
0 |
T420 |
622 |
0 |
0 |
0 |
T421 |
421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T101,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
231 |
0 |
0 |
T101 |
399 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
555 |
0 |
0 |
0 |
T366 |
0 |
8 |
0 |
0 |
T367 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
380 |
0 |
0 |
0 |
T423 |
904 |
0 |
0 |
0 |
T424 |
621 |
0 |
0 |
0 |
T425 |
2908 |
0 |
0 |
0 |
T426 |
706 |
0 |
0 |
0 |
T427 |
2507 |
0 |
0 |
0 |
T428 |
584 |
0 |
0 |
0 |
T429 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
231 |
0 |
0 |
T101 |
22796 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
44750 |
0 |
0 |
0 |
T366 |
0 |
8 |
0 |
0 |
T367 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
23526 |
0 |
0 |
0 |
T423 |
84475 |
0 |
0 |
0 |
T424 |
49456 |
0 |
0 |
0 |
T425 |
313289 |
0 |
0 |
0 |
T426 |
57106 |
0 |
0 |
0 |
T427 |
211409 |
0 |
0 |
0 |
T428 |
39730 |
0 |
0 |
0 |
T429 |
22868 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T101,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T101,T151,T369 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T101,T151,T369 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
231 |
0 |
0 |
T101 |
22796 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
44750 |
0 |
0 |
0 |
T366 |
0 |
8 |
0 |
0 |
T367 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
23526 |
0 |
0 |
0 |
T423 |
84475 |
0 |
0 |
0 |
T424 |
49456 |
0 |
0 |
0 |
T425 |
313289 |
0 |
0 |
0 |
T426 |
57106 |
0 |
0 |
0 |
T427 |
211409 |
0 |
0 |
0 |
T428 |
39730 |
0 |
0 |
0 |
T429 |
22868 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
231 |
0 |
0 |
T101 |
399 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T330 |
555 |
0 |
0 |
0 |
T366 |
0 |
8 |
0 |
0 |
T367 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T422 |
380 |
0 |
0 |
0 |
T423 |
904 |
0 |
0 |
0 |
T424 |
621 |
0 |
0 |
0 |
T425 |
2908 |
0 |
0 |
0 |
T426 |
706 |
0 |
0 |
0 |
T427 |
2507 |
0 |
0 |
0 |
T428 |
584 |
0 |
0 |
0 |
T429 |
406 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
249 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
12 |
0 |
0 |
T367 |
3117 |
6 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
250 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
12 |
0 |
0 |
T367 |
333440 |
6 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
249 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
12 |
0 |
0 |
T367 |
333440 |
6 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
249 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
12 |
0 |
0 |
T367 |
3117 |
6 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T33,T110,T111 |
1 | 0 | Covered | T33,T110,T111 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T33,T110,T111 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T33,T110,T111 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
271 |
0 |
0 |
T110 |
743 |
1 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T367 |
0 |
7 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T445 |
1125 |
0 |
0 |
0 |
T649 |
1149 |
0 |
0 |
0 |
T690 |
1438 |
0 |
0 |
0 |
T691 |
583 |
0 |
0 |
0 |
T692 |
622 |
0 |
0 |
0 |
T693 |
1111 |
0 |
0 |
0 |
T694 |
5052 |
0 |
0 |
0 |
T695 |
1213 |
0 |
0 |
0 |
T696 |
728 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
273 |
0 |
0 |
T16 |
56177 |
0 |
0 |
0 |
T33 |
41380 |
1 |
0 |
0 |
T34 |
66673 |
0 |
0 |
0 |
T70 |
63101 |
0 |
0 |
0 |
T71 |
68177 |
0 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T119 |
22066 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T186 |
23131 |
0 |
0 |
0 |
T202 |
123684 |
0 |
0 |
0 |
T203 |
67434 |
0 |
0 |
0 |
T204 |
36315 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T33,T110,T111 |
1 | 0 | Covered | T110,T151,T369 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T33,T110,T111 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T33,T110,T111 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
273 |
0 |
0 |
T16 |
56177 |
0 |
0 |
0 |
T33 |
41380 |
1 |
0 |
0 |
T34 |
66673 |
0 |
0 |
0 |
T70 |
63101 |
0 |
0 |
0 |
T71 |
68177 |
0 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T119 |
22066 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T186 |
23131 |
0 |
0 |
0 |
T202 |
123684 |
0 |
0 |
0 |
T203 |
67434 |
0 |
0 |
0 |
T204 |
36315 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
273 |
0 |
0 |
T16 |
667 |
0 |
0 |
0 |
T33 |
591 |
1 |
0 |
0 |
T34 |
916 |
0 |
0 |
0 |
T70 |
797 |
0 |
0 |
0 |
T71 |
929 |
0 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T119 |
436 |
0 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T186 |
445 |
0 |
0 |
0 |
T202 |
1258 |
0 |
0 |
0 |
T203 |
794 |
0 |
0 |
0 |
T204 |
615 |
0 |
0 |
0 |
T366 |
0 |
6 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
238 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
25 |
0 |
0 |
T367 |
3117 |
5 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
238 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
25 |
0 |
0 |
T367 |
333440 |
5 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T369,T152 |
1 | 1 | Covered | T151,T366,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T151,T369,T152 |
1 | 0 | Covered | T151,T366,T393 |
1 | 1 | Covered | T151,T369,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157466869 |
238 |
0 |
0 |
T151 |
90355 |
2 |
0 |
0 |
T152 |
45462 |
1 |
0 |
0 |
T366 |
699837 |
25 |
0 |
0 |
T367 |
333440 |
5 |
0 |
0 |
T369 |
807407 |
1 |
0 |
0 |
T370 |
43596 |
1 |
0 |
0 |
T371 |
90589 |
2 |
0 |
0 |
T393 |
135313 |
2 |
0 |
0 |
T394 |
132243 |
2 |
0 |
0 |
T395 |
85136 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1911829 |
238 |
0 |
0 |
T151 |
1119 |
2 |
0 |
0 |
T152 |
604 |
1 |
0 |
0 |
T366 |
6070 |
25 |
0 |
0 |
T367 |
3117 |
5 |
0 |
0 |
T369 |
6989 |
1 |
0 |
0 |
T370 |
631 |
1 |
0 |
0 |
T371 |
1076 |
2 |
0 |
0 |
T393 |
11630 |
2 |
0 |
0 |
T394 |
1773 |
2 |
0 |
0 |
T395 |
1058 |
2 |
0 |
0 |