Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T16,T49 |
| 1 | 0 | Covered | T2,T16,T49 |
| 1 | 1 | Covered | T2,T16,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T16,T49 |
| 1 | 0 | Covered | T2,T16,T49 |
| 1 | 1 | Covered | T2,T16,T49 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
18349 |
0 |
0 |
| T2 |
42365 |
6 |
0 |
0 |
| T3 |
45837 |
0 |
0 |
0 |
| T4 |
72688 |
0 |
0 |
0 |
| T16 |
49100 |
2 |
0 |
0 |
| T28 |
67424 |
0 |
0 |
0 |
| T42 |
231203 |
0 |
0 |
0 |
| T47 |
68303 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T51 |
994264 |
4 |
0 |
0 |
| T52 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
4 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T70 |
55873 |
0 |
0 |
0 |
| T94 |
48409 |
0 |
0 |
0 |
| T95 |
21739 |
0 |
0 |
0 |
| T96 |
117535 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T182 |
3861392 |
0 |
0 |
0 |
| T289 |
232488 |
0 |
0 |
0 |
| T407 |
0 |
6 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
155124 |
0 |
0 |
0 |
| T435 |
449628 |
0 |
0 |
0 |
| T436 |
69604 |
0 |
0 |
0 |
| T437 |
254612 |
0 |
0 |
0 |
| T438 |
229672 |
0 |
0 |
0 |
| T439 |
208908 |
0 |
0 |
0 |
| T440 |
1466448 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
18362 |
0 |
0 |
| T2 |
82936 |
7 |
0 |
0 |
| T3 |
88620 |
0 |
0 |
0 |
| T4 |
142670 |
0 |
0 |
0 |
| T16 |
1254 |
2 |
0 |
0 |
| T28 |
130534 |
0 |
0 |
0 |
| T42 |
455995 |
0 |
0 |
0 |
| T47 |
134395 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T51 |
994264 |
4 |
0 |
0 |
| T52 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
5 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T70 |
109439 |
0 |
0 |
0 |
| T94 |
95261 |
0 |
0 |
0 |
| T95 |
42317 |
0 |
0 |
0 |
| T96 |
230984 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
2 |
0 |
0 |
| T182 |
3861392 |
0 |
0 |
0 |
| T289 |
232488 |
0 |
0 |
0 |
| T407 |
0 |
6 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
155124 |
0 |
0 |
0 |
| T435 |
449628 |
0 |
0 |
0 |
| T436 |
69604 |
0 |
0 |
0 |
| T437 |
254612 |
0 |
0 |
0 |
| T438 |
229672 |
0 |
0 |
0 |
| T439 |
208908 |
0 |
0 |
0 |
| T440 |
1466448 |
0 |
0 |
0 |