Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
378 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
5 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
378 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
5 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
378 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
5 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
378 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
5 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
356 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
7 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
356 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
7 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
356 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
7 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
356 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
7 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
352 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
6 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
352 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
6 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
352 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
6 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
352 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
6 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
374 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
11 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
374 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
11 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T143 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
374 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
11 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
374 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T143 |
0 |
11 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T419 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
348 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
348 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T51,T52,T57 |
| 1 | 1 | Covered | T142,T433,T419 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T52,T57 |
| 1 | 0 | Covered | T142,T433,T419 |
| 1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
348 |
0 |
0 |
| T51 |
246276 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T182 |
956626 |
0 |
0 |
0 |
| T289 |
57407 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
38152 |
0 |
0 |
0 |
| T435 |
111354 |
0 |
0 |
0 |
| T436 |
17056 |
0 |
0 |
0 |
| T437 |
62787 |
0 |
0 |
0 |
| T438 |
56687 |
0 |
0 |
0 |
| T439 |
51562 |
0 |
0 |
0 |
| T440 |
363404 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
348 |
0 |
0 |
| T51 |
2290 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T142 |
0 |
15 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T182 |
8722 |
0 |
0 |
0 |
| T289 |
715 |
0 |
0 |
0 |
| T407 |
0 |
2 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T433 |
0 |
2 |
0 |
0 |
| T434 |
629 |
0 |
0 |
0 |
| T435 |
1053 |
0 |
0 |
0 |
| T436 |
345 |
0 |
0 |
0 |
| T437 |
866 |
0 |
0 |
0 |
| T438 |
731 |
0 |
0 |
0 |
| T439 |
665 |
0 |
0 |
0 |
| T440 |
3208 |
0 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
| T442 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T16,T49 |
| 1 | 0 | Covered | T2,T16,T49 |
| 1 | 1 | Covered | T2,T16,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T16,T49 |
| 1 | 0 | Covered | T2,T16,T49 |
| 1 | 1 | Covered | T2,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1947518 |
411 |
0 |
0 |
| T2 |
598 |
4 |
0 |
0 |
| T3 |
1018 |
0 |
0 |
0 |
| T4 |
902 |
0 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
1438 |
0 |
0 |
0 |
| T42 |
2137 |
0 |
0 |
0 |
| T47 |
737 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T70 |
769 |
0 |
0 |
0 |
| T94 |
519 |
0 |
0 |
0 |
| T95 |
387 |
0 |
0 |
0 |
| T96 |
1362 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
161725615 |
415 |
0 |
0 |
| T2 |
41169 |
5 |
0 |
0 |
| T3 |
43801 |
0 |
0 |
0 |
| T4 |
70884 |
0 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T28 |
64548 |
0 |
0 |
0 |
| T42 |
226929 |
0 |
0 |
0 |
| T47 |
66829 |
0 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
3 |
0 |
0 |
| T70 |
54335 |
0 |
0 |
0 |
| T94 |
47371 |
0 |
0 |
0 |
| T95 |
20965 |
0 |
0 |
0 |
| T96 |
114811 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |