Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T51 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14213 |
0 |
0 |
| T16 |
4185 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
2125 |
0 |
0 |
0 |
| T45 |
675 |
0 |
0 |
0 |
| T51 |
35536 |
6 |
0 |
0 |
| T52 |
0 |
3 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T83 |
15517 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
2316 |
0 |
0 |
0 |
| T102 |
573 |
0 |
0 |
0 |
| T103 |
718 |
0 |
0 |
0 |
| T104 |
1097 |
0 |
0 |
0 |
| T105 |
388 |
0 |
0 |
0 |
| T106 |
501 |
0 |
0 |
0 |
| T125 |
99045 |
0 |
0 |
0 |
| T134 |
651966 |
32 |
0 |
0 |
| T284 |
48394 |
0 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
3 |
0 |
0 |
| T391 |
0 |
6 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
3 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
23483 |
0 |
0 |
0 |
| T420 |
65381 |
0 |
0 |
0 |
| T421 |
45798 |
0 |
0 |
0 |
| T422 |
68130 |
0 |
0 |
0 |
| T423 |
56973 |
0 |
0 |
0 |
| T424 |
23469 |
0 |
0 |
0 |
| T425 |
23136 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14228 |
0 |
0 |
| T16 |
140297 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
113532 |
0 |
0 |
0 |
| T45 |
53860 |
0 |
0 |
0 |
| T51 |
35536 |
7 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T83 |
182335 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
141547 |
0 |
0 |
0 |
| T102 |
38495 |
0 |
0 |
0 |
| T103 |
63372 |
0 |
0 |
0 |
| T104 |
88132 |
0 |
0 |
0 |
| T105 |
19423 |
0 |
0 |
0 |
| T106 |
34998 |
0 |
0 |
0 |
| T125 |
99045 |
0 |
0 |
0 |
| T134 |
5843 |
32 |
0 |
0 |
| T284 |
48394 |
0 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
3 |
0 |
0 |
| T391 |
0 |
6 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
3 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
23483 |
0 |
0 |
0 |
| T420 |
65381 |
0 |
0 |
0 |
| T421 |
45798 |
0 |
0 |
0 |
| T422 |
68130 |
0 |
0 |
0 |
| T423 |
56973 |
0 |
0 |
0 |
| T424 |
23469 |
0 |
0 |
0 |
| T425 |
23136 |
0 |
0 |
0 |