Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T51,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T51,T53,T54 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
293 |
0 |
0 |
| T51 |
616 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T125 |
1379 |
0 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T284 |
752 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
420 |
0 |
0 |
0 |
| T420 |
872 |
0 |
0 |
0 |
| T421 |
1273 |
0 |
0 |
0 |
| T422 |
1044 |
0 |
0 |
0 |
| T423 |
828 |
0 |
0 |
0 |
| T424 |
448 |
0 |
0 |
0 |
| T425 |
447 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
295 |
0 |
0 |
| T51 |
34920 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T125 |
97666 |
0 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T284 |
47642 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
23063 |
0 |
0 |
0 |
| T420 |
64509 |
0 |
0 |
0 |
| T421 |
44525 |
0 |
0 |
0 |
| T422 |
67086 |
0 |
0 |
0 |
| T423 |
56145 |
0 |
0 |
0 |
| T424 |
23021 |
0 |
0 |
0 |
| T425 |
22689 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T51,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T51,T53,T54 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
294 |
0 |
0 |
| T51 |
34920 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T125 |
97666 |
0 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T284 |
47642 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
23063 |
0 |
0 |
0 |
| T420 |
64509 |
0 |
0 |
0 |
| T421 |
44525 |
0 |
0 |
0 |
| T422 |
67086 |
0 |
0 |
0 |
| T423 |
56145 |
0 |
0 |
0 |
| T424 |
23021 |
0 |
0 |
0 |
| T425 |
22689 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
294 |
0 |
0 |
| T51 |
616 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T125 |
1379 |
0 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T284 |
752 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
420 |
0 |
0 |
0 |
| T420 |
872 |
0 |
0 |
0 |
| T421 |
1273 |
0 |
0 |
0 |
| T422 |
1044 |
0 |
0 |
0 |
| T423 |
828 |
0 |
0 |
0 |
| T424 |
448 |
0 |
0 |
0 |
| T425 |
447 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
332 |
0 |
0 |
| T134 |
5843 |
9 |
0 |
0 |
| T388 |
2906 |
9 |
0 |
0 |
| T389 |
5483 |
19 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
332 |
0 |
0 |
| T134 |
651966 |
9 |
0 |
0 |
| T388 |
310222 |
9 |
0 |
0 |
| T389 |
612434 |
19 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
332 |
0 |
0 |
| T134 |
651966 |
9 |
0 |
0 |
| T388 |
310222 |
9 |
0 |
0 |
| T389 |
612434 |
19 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
332 |
0 |
0 |
| T134 |
5843 |
9 |
0 |
0 |
| T388 |
2906 |
9 |
0 |
0 |
| T389 |
5483 |
19 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
297 |
0 |
0 |
| T134 |
5843 |
2 |
0 |
0 |
| T388 |
2906 |
4 |
0 |
0 |
| T389 |
5483 |
11 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
297 |
0 |
0 |
| T134 |
651966 |
2 |
0 |
0 |
| T388 |
310222 |
4 |
0 |
0 |
| T389 |
612434 |
11 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
297 |
0 |
0 |
| T134 |
651966 |
2 |
0 |
0 |
| T388 |
310222 |
4 |
0 |
0 |
| T389 |
612434 |
11 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
297 |
0 |
0 |
| T134 |
5843 |
2 |
0 |
0 |
| T388 |
2906 |
4 |
0 |
0 |
| T389 |
5483 |
11 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T57,T58,T134 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T57,T58,T134 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
296 |
0 |
0 |
| T53 |
504 |
0 |
0 |
0 |
| T57 |
509 |
2 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T388 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
799 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
519 |
0 |
0 |
0 |
| T433 |
1100 |
0 |
0 |
0 |
| T434 |
406 |
0 |
0 |
0 |
| T435 |
578 |
0 |
0 |
0 |
| T436 |
923 |
0 |
0 |
0 |
| T437 |
1018 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
298 |
0 |
0 |
| T53 |
31809 |
0 |
0 |
0 |
| T57 |
26545 |
3 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T388 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
45751 |
0 |
0 |
0 |
| T431 |
25663 |
0 |
0 |
0 |
| T432 |
37571 |
0 |
0 |
0 |
| T433 |
64195 |
0 |
0 |
0 |
| T434 |
16069 |
0 |
0 |
0 |
| T435 |
39882 |
0 |
0 |
0 |
| T436 |
57801 |
0 |
0 |
0 |
| T437 |
65771 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T57,T58,T134 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T57,T58,T134 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
296 |
0 |
0 |
| T53 |
31809 |
0 |
0 |
0 |
| T57 |
26545 |
2 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T388 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
45751 |
0 |
0 |
0 |
| T431 |
25663 |
0 |
0 |
0 |
| T432 |
37571 |
0 |
0 |
0 |
| T433 |
64195 |
0 |
0 |
0 |
| T434 |
16069 |
0 |
0 |
0 |
| T435 |
39882 |
0 |
0 |
0 |
| T436 |
57801 |
0 |
0 |
0 |
| T437 |
65771 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
296 |
0 |
0 |
| T53 |
504 |
0 |
0 |
0 |
| T57 |
509 |
2 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T388 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
799 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
519 |
0 |
0 |
0 |
| T433 |
1100 |
0 |
0 |
0 |
| T434 |
406 |
0 |
0 |
0 |
| T435 |
578 |
0 |
0 |
0 |
| T436 |
923 |
0 |
0 |
0 |
| T437 |
1018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
259 |
0 |
0 |
| T134 |
5843 |
3 |
0 |
0 |
| T388 |
2906 |
6 |
0 |
0 |
| T389 |
5483 |
6 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
259 |
0 |
0 |
| T134 |
651966 |
3 |
0 |
0 |
| T388 |
310222 |
6 |
0 |
0 |
| T389 |
612434 |
6 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
259 |
0 |
0 |
| T134 |
651966 |
3 |
0 |
0 |
| T388 |
310222 |
6 |
0 |
0 |
| T389 |
612434 |
6 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
259 |
0 |
0 |
| T134 |
5843 |
3 |
0 |
0 |
| T388 |
2906 |
6 |
0 |
0 |
| T389 |
5483 |
6 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
290 |
0 |
0 |
| T16 |
4185 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
2125 |
0 |
0 |
0 |
| T45 |
675 |
0 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T83 |
15517 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
2316 |
0 |
0 |
0 |
| T102 |
573 |
0 |
0 |
0 |
| T103 |
718 |
0 |
0 |
0 |
| T104 |
1097 |
0 |
0 |
0 |
| T105 |
388 |
0 |
0 |
0 |
| T106 |
501 |
0 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T439 |
0 |
2 |
0 |
0 |
| T440 |
0 |
2 |
0 |
0 |
| T441 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
291 |
0 |
0 |
| T16 |
140297 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
113532 |
0 |
0 |
0 |
| T45 |
53860 |
0 |
0 |
0 |
| T59 |
0 |
3 |
0 |
0 |
| T83 |
182335 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
141547 |
0 |
0 |
0 |
| T102 |
38495 |
0 |
0 |
0 |
| T103 |
63372 |
0 |
0 |
0 |
| T104 |
88132 |
0 |
0 |
0 |
| T105 |
19423 |
0 |
0 |
0 |
| T106 |
34998 |
0 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T439 |
0 |
2 |
0 |
0 |
| T440 |
0 |
2 |
0 |
0 |
| T441 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
290 |
0 |
0 |
| T16 |
140297 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
113532 |
0 |
0 |
0 |
| T45 |
53860 |
0 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T83 |
182335 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
141547 |
0 |
0 |
0 |
| T102 |
38495 |
0 |
0 |
0 |
| T103 |
63372 |
0 |
0 |
0 |
| T104 |
88132 |
0 |
0 |
0 |
| T105 |
19423 |
0 |
0 |
0 |
| T106 |
34998 |
0 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T439 |
0 |
2 |
0 |
0 |
| T440 |
0 |
2 |
0 |
0 |
| T441 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
290 |
0 |
0 |
| T16 |
4185 |
4 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T44 |
2125 |
0 |
0 |
0 |
| T45 |
675 |
0 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T83 |
15517 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
2316 |
0 |
0 |
0 |
| T102 |
573 |
0 |
0 |
0 |
| T103 |
718 |
0 |
0 |
0 |
| T104 |
1097 |
0 |
0 |
0 |
| T105 |
388 |
0 |
0 |
0 |
| T106 |
501 |
0 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T439 |
0 |
2 |
0 |
0 |
| T440 |
0 |
2 |
0 |
0 |
| T441 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
283 |
0 |
0 |
| T134 |
5843 |
13 |
0 |
0 |
| T388 |
2906 |
7 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
284 |
0 |
0 |
| T134 |
651966 |
13 |
0 |
0 |
| T388 |
310222 |
7 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
284 |
0 |
0 |
| T134 |
651966 |
13 |
0 |
0 |
| T388 |
310222 |
7 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
284 |
0 |
0 |
| T134 |
5843 |
13 |
0 |
0 |
| T388 |
2906 |
7 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
295 |
0 |
0 |
| T134 |
5843 |
17 |
0 |
0 |
| T388 |
2906 |
6 |
0 |
0 |
| T389 |
5483 |
5 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
295 |
0 |
0 |
| T134 |
651966 |
17 |
0 |
0 |
| T388 |
310222 |
6 |
0 |
0 |
| T389 |
612434 |
5 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
295 |
0 |
0 |
| T134 |
651966 |
17 |
0 |
0 |
| T388 |
310222 |
6 |
0 |
0 |
| T389 |
612434 |
5 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
295 |
0 |
0 |
| T134 |
5843 |
17 |
0 |
0 |
| T388 |
2906 |
6 |
0 |
0 |
| T389 |
5483 |
5 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T53,T54,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T53,T54,T56 |
| 1 | 1 | Covered | T51,T53,T54 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
288 |
0 |
0 |
| T51 |
616 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T125 |
1379 |
0 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T284 |
752 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
420 |
0 |
0 |
0 |
| T420 |
872 |
0 |
0 |
0 |
| T421 |
1273 |
0 |
0 |
0 |
| T422 |
1044 |
0 |
0 |
0 |
| T423 |
828 |
0 |
0 |
0 |
| T424 |
448 |
0 |
0 |
0 |
| T425 |
447 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
288 |
0 |
0 |
| T51 |
34920 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T125 |
97666 |
0 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T284 |
47642 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
23063 |
0 |
0 |
0 |
| T420 |
64509 |
0 |
0 |
0 |
| T421 |
44525 |
0 |
0 |
0 |
| T422 |
67086 |
0 |
0 |
0 |
| T423 |
56145 |
0 |
0 |
0 |
| T424 |
23021 |
0 |
0 |
0 |
| T425 |
22689 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T51,T53,T54 |
| 1 | 1 | Covered | T53,T54,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T51,T53,T54 |
| 1 | 0 | Covered | T53,T54,T56 |
| 1 | 1 | Covered | T51,T53,T54 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
288 |
0 |
0 |
| T51 |
34920 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T125 |
97666 |
0 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T284 |
47642 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
23063 |
0 |
0 |
0 |
| T420 |
64509 |
0 |
0 |
0 |
| T421 |
44525 |
0 |
0 |
0 |
| T422 |
67086 |
0 |
0 |
0 |
| T423 |
56145 |
0 |
0 |
0 |
| T424 |
23021 |
0 |
0 |
0 |
| T425 |
22689 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
288 |
0 |
0 |
| T51 |
616 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T125 |
1379 |
0 |
0 |
0 |
| T134 |
0 |
8 |
0 |
0 |
| T284 |
752 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T419 |
420 |
0 |
0 |
0 |
| T420 |
872 |
0 |
0 |
0 |
| T421 |
1273 |
0 |
0 |
0 |
| T422 |
1044 |
0 |
0 |
0 |
| T423 |
828 |
0 |
0 |
0 |
| T424 |
448 |
0 |
0 |
0 |
| T425 |
447 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T401 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
285 |
0 |
0 |
| T134 |
5843 |
16 |
0 |
0 |
| T388 |
2906 |
1 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
287 |
0 |
0 |
| T134 |
651966 |
16 |
0 |
0 |
| T388 |
310222 |
1 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T401 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
286 |
0 |
0 |
| T134 |
651966 |
16 |
0 |
0 |
| T388 |
310222 |
1 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
286 |
0 |
0 |
| T134 |
5843 |
16 |
0 |
0 |
| T388 |
2906 |
1 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
284 |
0 |
0 |
| T134 |
5843 |
5 |
0 |
0 |
| T388 |
2906 |
8 |
0 |
0 |
| T389 |
5483 |
21 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
284 |
0 |
0 |
| T134 |
651966 |
5 |
0 |
0 |
| T388 |
310222 |
8 |
0 |
0 |
| T389 |
612434 |
21 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
284 |
0 |
0 |
| T134 |
651966 |
5 |
0 |
0 |
| T388 |
310222 |
8 |
0 |
0 |
| T389 |
612434 |
21 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
284 |
0 |
0 |
| T134 |
5843 |
5 |
0 |
0 |
| T388 |
2906 |
8 |
0 |
0 |
| T389 |
5483 |
21 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T57,T58,T134 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
274 |
0 |
0 |
| T53 |
504 |
0 |
0 |
0 |
| T57 |
509 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T134 |
0 |
15 |
0 |
0 |
| T388 |
0 |
4 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
799 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
519 |
0 |
0 |
0 |
| T433 |
1100 |
0 |
0 |
0 |
| T434 |
406 |
0 |
0 |
0 |
| T435 |
578 |
0 |
0 |
0 |
| T436 |
923 |
0 |
0 |
0 |
| T437 |
1018 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
275 |
0 |
0 |
| T53 |
31809 |
0 |
0 |
0 |
| T57 |
26545 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T134 |
0 |
15 |
0 |
0 |
| T388 |
0 |
4 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
45751 |
0 |
0 |
0 |
| T431 |
25663 |
0 |
0 |
0 |
| T432 |
37571 |
0 |
0 |
0 |
| T433 |
64195 |
0 |
0 |
0 |
| T434 |
16069 |
0 |
0 |
0 |
| T435 |
39882 |
0 |
0 |
0 |
| T436 |
57801 |
0 |
0 |
0 |
| T437 |
65771 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T57,T58,T134 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T58,T134 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T57,T58,T134 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
274 |
0 |
0 |
| T53 |
31809 |
0 |
0 |
0 |
| T57 |
26545 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T134 |
0 |
15 |
0 |
0 |
| T388 |
0 |
4 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
45751 |
0 |
0 |
0 |
| T431 |
25663 |
0 |
0 |
0 |
| T432 |
37571 |
0 |
0 |
0 |
| T433 |
64195 |
0 |
0 |
0 |
| T434 |
16069 |
0 |
0 |
0 |
| T435 |
39882 |
0 |
0 |
0 |
| T436 |
57801 |
0 |
0 |
0 |
| T437 |
65771 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
274 |
0 |
0 |
| T53 |
504 |
0 |
0 |
0 |
| T57 |
509 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T134 |
0 |
15 |
0 |
0 |
| T388 |
0 |
4 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T430 |
799 |
0 |
0 |
0 |
| T431 |
456 |
0 |
0 |
0 |
| T432 |
519 |
0 |
0 |
0 |
| T433 |
1100 |
0 |
0 |
0 |
| T434 |
406 |
0 |
0 |
0 |
| T435 |
578 |
0 |
0 |
0 |
| T436 |
923 |
0 |
0 |
0 |
| T437 |
1018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
260 |
0 |
0 |
| T134 |
5843 |
5 |
0 |
0 |
| T388 |
2906 |
5 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
260 |
0 |
0 |
| T134 |
651966 |
5 |
0 |
0 |
| T388 |
310222 |
5 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
260 |
0 |
0 |
| T134 |
651966 |
5 |
0 |
0 |
| T388 |
310222 |
5 |
0 |
0 |
| T389 |
612434 |
8 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
260 |
0 |
0 |
| T134 |
5843 |
5 |
0 |
0 |
| T388 |
2906 |
5 |
0 |
0 |
| T389 |
5483 |
8 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T18,T417 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T18,T417 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
283 |
0 |
0 |
| T16 |
4185 |
2 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T44 |
2125 |
0 |
0 |
0 |
| T45 |
675 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T83 |
15517 |
0 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
2316 |
0 |
0 |
0 |
| T102 |
573 |
0 |
0 |
0 |
| T103 |
718 |
0 |
0 |
0 |
| T104 |
1097 |
0 |
0 |
0 |
| T105 |
388 |
0 |
0 |
0 |
| T106 |
501 |
0 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T439 |
0 |
1 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
283 |
0 |
0 |
| T16 |
140297 |
2 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T44 |
113532 |
0 |
0 |
0 |
| T45 |
53860 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T83 |
182335 |
0 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
141547 |
0 |
0 |
0 |
| T102 |
38495 |
0 |
0 |
0 |
| T103 |
63372 |
0 |
0 |
0 |
| T104 |
88132 |
0 |
0 |
0 |
| T105 |
19423 |
0 |
0 |
0 |
| T106 |
34998 |
0 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T439 |
0 |
1 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T18,T417 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T18,T417 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
283 |
0 |
0 |
| T16 |
140297 |
2 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T44 |
113532 |
0 |
0 |
0 |
| T45 |
53860 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T83 |
182335 |
0 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
141547 |
0 |
0 |
0 |
| T102 |
38495 |
0 |
0 |
0 |
| T103 |
63372 |
0 |
0 |
0 |
| T104 |
88132 |
0 |
0 |
0 |
| T105 |
19423 |
0 |
0 |
0 |
| T106 |
34998 |
0 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T439 |
0 |
1 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
283 |
0 |
0 |
| T16 |
4185 |
2 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T44 |
2125 |
0 |
0 |
0 |
| T45 |
675 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T83 |
15517 |
0 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
2316 |
0 |
0 |
0 |
| T102 |
573 |
0 |
0 |
0 |
| T103 |
718 |
0 |
0 |
0 |
| T104 |
1097 |
0 |
0 |
0 |
| T105 |
388 |
0 |
0 |
0 |
| T106 |
501 |
0 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T439 |
0 |
1 |
0 |
0 |
| T440 |
0 |
1 |
0 |
0 |
| T441 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T401 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
317 |
0 |
0 |
| T134 |
5843 |
11 |
0 |
0 |
| T389 |
5483 |
15 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |
| T442 |
3118 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
317 |
0 |
0 |
| T134 |
651966 |
11 |
0 |
0 |
| T389 |
612434 |
15 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
| T442 |
336412 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T401 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
317 |
0 |
0 |
| T134 |
651966 |
11 |
0 |
0 |
| T389 |
612434 |
15 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
| T442 |
336412 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
317 |
0 |
0 |
| T134 |
5843 |
11 |
0 |
0 |
| T389 |
5483 |
15 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |
| T442 |
3118 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
285 |
0 |
0 |
| T134 |
5843 |
10 |
0 |
0 |
| T388 |
2906 |
2 |
0 |
0 |
| T389 |
5483 |
11 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T442 |
3118 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
285 |
0 |
0 |
| T134 |
651966 |
10 |
0 |
0 |
| T388 |
310222 |
2 |
0 |
0 |
| T389 |
612434 |
11 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T442 |
336412 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
285 |
0 |
0 |
| T134 |
651966 |
10 |
0 |
0 |
| T388 |
310222 |
2 |
0 |
0 |
| T389 |
612434 |
11 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T442 |
336412 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
285 |
0 |
0 |
| T134 |
5843 |
10 |
0 |
0 |
| T388 |
2906 |
2 |
0 |
0 |
| T389 |
5483 |
11 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T442 |
3118 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
302 |
0 |
0 |
| T134 |
5843 |
4 |
0 |
0 |
| T388 |
2906 |
7 |
0 |
0 |
| T389 |
5483 |
20 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
302 |
0 |
0 |
| T134 |
651966 |
4 |
0 |
0 |
| T388 |
310222 |
7 |
0 |
0 |
| T389 |
612434 |
20 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
302 |
0 |
0 |
| T134 |
651966 |
4 |
0 |
0 |
| T388 |
310222 |
7 |
0 |
0 |
| T389 |
612434 |
20 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
302 |
0 |
0 |
| T134 |
5843 |
4 |
0 |
0 |
| T388 |
2906 |
7 |
0 |
0 |
| T389 |
5483 |
20 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T415,T107,T416 |
| 1 | 0 | Covered | T415,T107,T416 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T415,T107,T416 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T107,T134,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
295 |
0 |
0 |
| T134 |
5843 |
9 |
0 |
0 |
| T388 |
2906 |
2 |
0 |
0 |
| T389 |
5483 |
16 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
298 |
0 |
0 |
| T26 |
51515 |
0 |
0 |
0 |
| T32 |
24819 |
0 |
0 |
0 |
| T107 |
0 |
1 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T359 |
56930 |
0 |
0 |
0 |
| T362 |
23305 |
0 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T415 |
46034 |
1 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T443 |
300519 |
0 |
0 |
0 |
| T444 |
54997 |
0 |
0 |
0 |
| T445 |
312891 |
0 |
0 |
0 |
| T446 |
59031 |
0 |
0 |
0 |
| T447 |
19121 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T107,T134,T393 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T107,T134,T393 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T107,T134,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
296 |
0 |
0 |
| T107 |
38224 |
1 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T152 |
69344 |
0 |
0 |
0 |
| T154 |
59777 |
0 |
0 |
0 |
| T377 |
41750 |
0 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
16 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T448 |
15546 |
0 |
0 |
0 |
| T449 |
321260 |
0 |
0 |
0 |
| T450 |
24093 |
0 |
0 |
0 |
| T451 |
42608 |
0 |
0 |
0 |
| T452 |
40628 |
0 |
0 |
0 |
| T453 |
61963 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
296 |
0 |
0 |
| T107 |
628 |
1 |
0 |
0 |
| T134 |
0 |
9 |
0 |
0 |
| T152 |
976 |
0 |
0 |
0 |
| T154 |
723 |
0 |
0 |
0 |
| T377 |
540 |
0 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
16 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T401 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T448 |
330 |
0 |
0 |
0 |
| T449 |
3020 |
0 |
0 |
0 |
| T450 |
384 |
0 |
0 |
0 |
| T451 |
538 |
0 |
0 |
0 |
| T452 |
552 |
0 |
0 |
0 |
| T453 |
1004 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
290 |
0 |
0 |
| T134 |
5843 |
7 |
0 |
0 |
| T388 |
2906 |
4 |
0 |
0 |
| T389 |
5483 |
13 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
290 |
0 |
0 |
| T134 |
651966 |
7 |
0 |
0 |
| T388 |
310222 |
4 |
0 |
0 |
| T389 |
612434 |
13 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T393,T390 |
| 1 | 1 | Covered | T134,T392,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T134,T393,T390 |
| 1 | 0 | Covered | T134,T392,T388 |
| 1 | 1 | Covered | T134,T393,T390 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152138096 |
290 |
0 |
0 |
| T134 |
651966 |
7 |
0 |
0 |
| T388 |
310222 |
4 |
0 |
0 |
| T389 |
612434 |
13 |
0 |
0 |
| T390 |
57952 |
1 |
0 |
0 |
| T391 |
114588 |
2 |
0 |
0 |
| T392 |
69525 |
2 |
0 |
0 |
| T393 |
52929 |
1 |
0 |
0 |
| T401 |
80294 |
2 |
0 |
0 |
| T418 |
62292 |
1 |
0 |
0 |
| T428 |
303532 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1827998 |
290 |
0 |
0 |
| T134 |
5843 |
7 |
0 |
0 |
| T388 |
2906 |
4 |
0 |
0 |
| T389 |
5483 |
13 |
0 |
0 |
| T390 |
978 |
1 |
0 |
0 |
| T391 |
1531 |
2 |
0 |
0 |
| T392 |
867 |
2 |
0 |
0 |
| T393 |
779 |
1 |
0 |
0 |
| T401 |
904 |
2 |
0 |
0 |
| T418 |
1062 |
1 |
0 |
0 |
| T428 |
2838 |
4 |
0 |
0 |