Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T408,T409,T112 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T99,T26 |
| 1 | 1 | Covered | T99,T408,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T59 |
| 1 | 0 | Covered | T17,T99,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T99,T408,T26 |
| 1 | 1 | Covered | T17,T99,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T17,T18,T59 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T99,T26,T100 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T18,T99 |
| 1 | 1 | Covered | T17,T18,T99 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T17,T18,T99 |
| 1 | - | Covered | T17,T18,T59 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T17,T18,T99 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T17,T18,T99 |
| 1 | 1 | Covered | T17,T18,T99 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T18,T99 |
| 0 |
0 |
1 |
Covered |
T17,T18,T99 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T18,T99 |
| 0 |
0 |
1 |
Covered |
T17,T18,T99 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2981172 |
0 |
0 |
| T17 |
51742 |
912 |
0 |
0 |
| T18 |
0 |
1673 |
0 |
0 |
| T26 |
39068 |
1601 |
0 |
0 |
| T53 |
0 |
1518 |
0 |
0 |
| T54 |
0 |
296 |
0 |
0 |
| T55 |
0 |
454 |
0 |
0 |
| T56 |
0 |
1724 |
0 |
0 |
| T57 |
0 |
751 |
0 |
0 |
| T59 |
0 |
671 |
0 |
0 |
| T81 |
67295 |
0 |
0 |
0 |
| T99 |
24576 |
422 |
0 |
0 |
| T100 |
0 |
361 |
0 |
0 |
| T101 |
0 |
815 |
0 |
0 |
| T102 |
0 |
1366 |
0 |
0 |
| T103 |
17673 |
0 |
0 |
0 |
| T104 |
38106 |
0 |
0 |
0 |
| T105 |
43294 |
0 |
0 |
0 |
| T106 |
19580 |
0 |
0 |
0 |
| T107 |
38085 |
0 |
0 |
0 |
| T108 |
59184 |
0 |
0 |
0 |
| T109 |
266904 |
0 |
0 |
0 |
| T110 |
90947 |
0 |
0 |
0 |
| T111 |
22926 |
0 |
0 |
0 |
| T150 |
551478 |
0 |
0 |
0 |
| T163 |
40949 |
0 |
0 |
0 |
| T262 |
198650 |
0 |
0 |
0 |
| T382 |
0 |
9247 |
0 |
0 |
| T383 |
0 |
3952 |
0 |
0 |
| T384 |
0 |
1443 |
0 |
0 |
| T385 |
129071 |
1373 |
0 |
0 |
| T386 |
0 |
5978 |
0 |
0 |
| T387 |
0 |
7667 |
0 |
0 |
| T408 |
42026 |
0 |
0 |
0 |
| T410 |
0 |
670 |
0 |
0 |
| T411 |
0 |
746 |
0 |
0 |
| T412 |
11147 |
0 |
0 |
0 |
| T413 |
69789 |
0 |
0 |
0 |
| T414 |
18636 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
47983300 |
42292875 |
0 |
0 |
| T1 |
98800 |
94250 |
0 |
0 |
| T2 |
15450 |
11150 |
0 |
0 |
| T3 |
9175 |
4875 |
0 |
0 |
| T4 |
13975 |
9700 |
0 |
0 |
| T5 |
25700 |
13950 |
0 |
0 |
| T6 |
388625 |
382625 |
0 |
0 |
| T44 |
70150 |
65850 |
0 |
0 |
| T45 |
45475 |
41175 |
0 |
0 |
| T88 |
39425 |
35125 |
0 |
0 |
| T89 |
11100 |
6775 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7589 |
0 |
0 |
| T17 |
51742 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T26 |
39068 |
5 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T81 |
67295 |
0 |
0 |
0 |
| T99 |
24576 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
17673 |
0 |
0 |
0 |
| T104 |
38106 |
0 |
0 |
0 |
| T105 |
43294 |
0 |
0 |
0 |
| T106 |
19580 |
0 |
0 |
0 |
| T107 |
38085 |
0 |
0 |
0 |
| T108 |
59184 |
0 |
0 |
0 |
| T109 |
266904 |
0 |
0 |
0 |
| T110 |
90947 |
0 |
0 |
0 |
| T111 |
22926 |
0 |
0 |
0 |
| T150 |
551478 |
0 |
0 |
0 |
| T163 |
40949 |
0 |
0 |
0 |
| T262 |
198650 |
0 |
0 |
0 |
| T382 |
0 |
21 |
0 |
0 |
| T383 |
0 |
10 |
0 |
0 |
| T384 |
0 |
4 |
0 |
0 |
| T385 |
129071 |
4 |
0 |
0 |
| T386 |
0 |
15 |
0 |
0 |
| T387 |
0 |
19 |
0 |
0 |
| T408 |
42026 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
2 |
0 |
0 |
| T412 |
11147 |
0 |
0 |
0 |
| T413 |
69789 |
0 |
0 |
0 |
| T414 |
18636 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
7372825 |
7354300 |
0 |
0 |
| T2 |
976600 |
966275 |
0 |
0 |
| T3 |
462875 |
448725 |
0 |
0 |
| T4 |
944525 |
932475 |
0 |
0 |
| T5 |
1270000 |
1229750 |
0 |
0 |
| T6 |
4544000 |
4541700 |
0 |
0 |
| T44 |
7836725 |
7820100 |
0 |
0 |
| T45 |
4818200 |
4799750 |
0 |
0 |
| T88 |
4025625 |
4013250 |
0 |
0 |
| T89 |
549800 |
540450 |
0 |
0 |