Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T99,T26,T100 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T99,T26,T100 |
1 | 1 | Covered | T99,T26,T100 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T99,T26,T100 |
1 | - | Covered | T99,T26,T100 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T99,T26,T100 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T99,T26,T100 |
1 | 1 | Covered | T99,T26,T100 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T99,T26,T100 |
0 |
0 |
1 |
Covered |
T99,T26,T100 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T99,T26,T100 |
0 |
0 |
1 |
Covered |
T99,T26,T100 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
122680 |
0 |
0 |
T26 |
39068 |
811 |
0 |
0 |
T53 |
0 |
1877 |
0 |
0 |
T54 |
0 |
671 |
0 |
0 |
T55 |
0 |
828 |
0 |
0 |
T56 |
0 |
1793 |
0 |
0 |
T57 |
0 |
1867 |
0 |
0 |
T81 |
67295 |
0 |
0 |
0 |
T99 |
24576 |
968 |
0 |
0 |
T100 |
0 |
907 |
0 |
0 |
T150 |
551478 |
0 |
0 |
0 |
T163 |
40949 |
0 |
0 |
0 |
T262 |
198650 |
0 |
0 |
0 |
T382 |
0 |
2580 |
0 |
0 |
T385 |
0 |
678 |
0 |
0 |
T408 |
42026 |
0 |
0 |
0 |
T412 |
11147 |
0 |
0 |
0 |
T413 |
69789 |
0 |
0 |
0 |
T414 |
18636 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
315 |
0 |
0 |
T26 |
39068 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T81 |
67295 |
0 |
0 |
0 |
T99 |
24576 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T150 |
551478 |
0 |
0 |
0 |
T163 |
40949 |
0 |
0 |
0 |
T262 |
198650 |
0 |
0 |
0 |
T382 |
0 |
6 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T408 |
42026 |
0 |
0 |
0 |
T412 |
11147 |
0 |
0 |
0 |
T413 |
69789 |
0 |
0 |
0 |
T414 |
18636 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T415,T385,T382 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T385,T382,T383 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
117491 |
0 |
0 |
T382 |
646665 |
3863 |
0 |
0 |
T383 |
616981 |
2497 |
0 |
0 |
T384 |
331215 |
3408 |
0 |
0 |
T385 |
129071 |
680 |
0 |
0 |
T386 |
618005 |
4019 |
0 |
0 |
T387 |
677399 |
5292 |
0 |
0 |
T395 |
730363 |
310 |
0 |
0 |
T416 |
680004 |
275 |
0 |
0 |
T417 |
79434 |
728 |
0 |
0 |
T418 |
49803 |
376 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
303 |
0 |
0 |
T382 |
646665 |
9 |
0 |
0 |
T383 |
616981 |
6 |
0 |
0 |
T384 |
331215 |
9 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
10 |
0 |
0 |
T387 |
677399 |
13 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T419,T385 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T58,T385,T382 |
1 | 1 | Covered | T58,T385,T382 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T58,T385,T382 |
1 | - | Covered | T58 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T385,T382 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T58,T385,T382 |
1 | 1 | Covered | T58,T385,T382 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T385,T382 |
0 |
0 |
1 |
Covered |
T58,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T385,T382 |
0 |
0 |
1 |
Covered |
T58,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
120145 |
0 |
0 |
T58 |
40495 |
941 |
0 |
0 |
T382 |
0 |
1773 |
0 |
0 |
T383 |
0 |
8654 |
0 |
0 |
T384 |
0 |
4624 |
0 |
0 |
T385 |
0 |
784 |
0 |
0 |
T386 |
0 |
3606 |
0 |
0 |
T387 |
0 |
4257 |
0 |
0 |
T395 |
0 |
249 |
0 |
0 |
T416 |
0 |
297 |
0 |
0 |
T417 |
0 |
612 |
0 |
0 |
T420 |
79488 |
0 |
0 |
0 |
T421 |
11350 |
0 |
0 |
0 |
T422 |
47477 |
0 |
0 |
0 |
T423 |
62934 |
0 |
0 |
0 |
T424 |
88526 |
0 |
0 |
0 |
T425 |
150876 |
0 |
0 |
0 |
T426 |
365410 |
0 |
0 |
0 |
T427 |
35595 |
0 |
0 |
0 |
T428 |
304194 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
307 |
0 |
0 |
T58 |
40495 |
2 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
21 |
0 |
0 |
T384 |
0 |
12 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
9 |
0 |
0 |
T387 |
0 |
10 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T420 |
79488 |
0 |
0 |
0 |
T421 |
11350 |
0 |
0 |
0 |
T422 |
47477 |
0 |
0 |
0 |
T423 |
62934 |
0 |
0 |
0 |
T424 |
88526 |
0 |
0 |
0 |
T425 |
150876 |
0 |
0 |
0 |
T426 |
365410 |
0 |
0 |
0 |
T427 |
35595 |
0 |
0 |
0 |
T428 |
304194 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T429,T430,T385 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T385,T382,T383 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
117002 |
0 |
0 |
T382 |
646665 |
6241 |
0 |
0 |
T383 |
616981 |
5378 |
0 |
0 |
T384 |
331215 |
2624 |
0 |
0 |
T385 |
129071 |
739 |
0 |
0 |
T386 |
618005 |
4037 |
0 |
0 |
T387 |
677399 |
2477 |
0 |
0 |
T395 |
730363 |
345 |
0 |
0 |
T416 |
680004 |
329 |
0 |
0 |
T417 |
79434 |
623 |
0 |
0 |
T418 |
49803 |
389 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
299 |
0 |
0 |
T382 |
646665 |
14 |
0 |
0 |
T383 |
616981 |
13 |
0 |
0 |
T384 |
331215 |
7 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
10 |
0 |
0 |
T387 |
677399 |
6 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T385,T382,T383 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
113112 |
0 |
0 |
T382 |
646665 |
3960 |
0 |
0 |
T383 |
616981 |
4384 |
0 |
0 |
T384 |
331215 |
2185 |
0 |
0 |
T385 |
129071 |
765 |
0 |
0 |
T386 |
618005 |
5287 |
0 |
0 |
T387 |
677399 |
3691 |
0 |
0 |
T395 |
730363 |
275 |
0 |
0 |
T416 |
680004 |
353 |
0 |
0 |
T417 |
79434 |
713 |
0 |
0 |
T418 |
49803 |
438 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
291 |
0 |
0 |
T382 |
646665 |
9 |
0 |
0 |
T383 |
616981 |
11 |
0 |
0 |
T384 |
331215 |
6 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
13 |
0 |
0 |
T387 |
677399 |
9 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T18,T59 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T18,T59 |
1 | 1 | Covered | T17,T18,T59 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T17,T18,T59 |
1 | - | Covered | T17,T18,T59 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T18,T59 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T18,T59 |
1 | 1 | Covered | T17,T18,T59 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T18,T59 |
0 |
0 |
1 |
Covered |
T17,T18,T59 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T18,T59 |
0 |
0 |
1 |
Covered |
T17,T18,T59 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
131709 |
0 |
0 |
T17 |
51742 |
853 |
0 |
0 |
T18 |
0 |
1654 |
0 |
0 |
T59 |
0 |
613 |
0 |
0 |
T101 |
0 |
774 |
0 |
0 |
T102 |
0 |
1411 |
0 |
0 |
T103 |
17673 |
0 |
0 |
0 |
T104 |
38106 |
0 |
0 |
0 |
T105 |
43294 |
0 |
0 |
0 |
T106 |
19580 |
0 |
0 |
0 |
T107 |
38085 |
0 |
0 |
0 |
T108 |
59184 |
0 |
0 |
0 |
T109 |
266904 |
0 |
0 |
0 |
T110 |
90947 |
0 |
0 |
0 |
T111 |
22926 |
0 |
0 |
0 |
T113 |
0 |
1526 |
0 |
0 |
T385 |
0 |
793 |
0 |
0 |
T410 |
0 |
622 |
0 |
0 |
T411 |
0 |
764 |
0 |
0 |
T431 |
0 |
727 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
339 |
0 |
0 |
T17 |
51742 |
2 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
0 |
4 |
0 |
0 |
T103 |
17673 |
0 |
0 |
0 |
T104 |
38106 |
0 |
0 |
0 |
T105 |
43294 |
0 |
0 |
0 |
T106 |
19580 |
0 |
0 |
0 |
T107 |
38085 |
0 |
0 |
0 |
T108 |
59184 |
0 |
0 |
0 |
T109 |
266904 |
0 |
0 |
0 |
T110 |
90947 |
0 |
0 |
0 |
T111 |
22926 |
0 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T431 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T432,T382 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T385,T382,T383 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
123829 |
0 |
0 |
T382 |
646665 |
6972 |
0 |
0 |
T383 |
616981 |
3687 |
0 |
0 |
T384 |
331215 |
3010 |
0 |
0 |
T385 |
129071 |
758 |
0 |
0 |
T386 |
618005 |
7083 |
0 |
0 |
T387 |
677399 |
5354 |
0 |
0 |
T395 |
730363 |
303 |
0 |
0 |
T416 |
680004 |
335 |
0 |
0 |
T417 |
79434 |
652 |
0 |
0 |
T418 |
49803 |
405 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
316 |
0 |
0 |
T382 |
646665 |
16 |
0 |
0 |
T383 |
616981 |
9 |
0 |
0 |
T384 |
331215 |
8 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
18 |
0 |
0 |
T387 |
677399 |
13 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T433,T382 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T385,T382,T383 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
125353 |
0 |
0 |
T382 |
646665 |
6663 |
0 |
0 |
T383 |
616981 |
3154 |
0 |
0 |
T384 |
331215 |
3411 |
0 |
0 |
T385 |
129071 |
680 |
0 |
0 |
T386 |
618005 |
4789 |
0 |
0 |
T387 |
677399 |
4573 |
0 |
0 |
T395 |
730363 |
301 |
0 |
0 |
T416 |
680004 |
247 |
0 |
0 |
T417 |
79434 |
763 |
0 |
0 |
T418 |
49803 |
391 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
320 |
0 |
0 |
T382 |
646665 |
15 |
0 |
0 |
T383 |
616981 |
8 |
0 |
0 |
T384 |
331215 |
9 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
12 |
0 |
0 |
T387 |
677399 |
11 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T99,T26,T100 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T99,T26,T100 |
1 | 1 | Covered | T99,T26,T100 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T99,T26,T100 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T99,T26,T100 |
1 | 1 | Covered | T99,T26,T100 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T99,T26,T100 |
0 |
0 |
1 |
Covered |
T99,T26,T100 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T99,T26,T100 |
0 |
0 |
1 |
Covered |
T99,T26,T100 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
121650 |
0 |
0 |
T26 |
39068 |
315 |
0 |
0 |
T53 |
0 |
576 |
0 |
0 |
T54 |
0 |
296 |
0 |
0 |
T55 |
0 |
454 |
0 |
0 |
T56 |
0 |
775 |
0 |
0 |
T57 |
0 |
751 |
0 |
0 |
T81 |
67295 |
0 |
0 |
0 |
T99 |
24576 |
422 |
0 |
0 |
T100 |
0 |
361 |
0 |
0 |
T150 |
551478 |
0 |
0 |
0 |
T163 |
40949 |
0 |
0 |
0 |
T262 |
198650 |
0 |
0 |
0 |
T382 |
0 |
5306 |
0 |
0 |
T385 |
0 |
670 |
0 |
0 |
T408 |
42026 |
0 |
0 |
0 |
T412 |
11147 |
0 |
0 |
0 |
T413 |
69789 |
0 |
0 |
0 |
T414 |
18636 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
314 |
0 |
0 |
T26 |
39068 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T81 |
67295 |
0 |
0 |
0 |
T99 |
24576 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T150 |
551478 |
0 |
0 |
0 |
T163 |
40949 |
0 |
0 |
0 |
T262 |
198650 |
0 |
0 |
0 |
T382 |
0 |
12 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T408 |
42026 |
0 |
0 |
0 |
T412 |
11147 |
0 |
0 |
0 |
T413 |
69789 |
0 |
0 |
0 |
T414 |
18636 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T434,T429,T385 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
110730 |
0 |
0 |
T382 |
646665 |
3941 |
0 |
0 |
T383 |
616981 |
3952 |
0 |
0 |
T384 |
331215 |
1443 |
0 |
0 |
T385 |
129071 |
703 |
0 |
0 |
T386 |
618005 |
5978 |
0 |
0 |
T387 |
677399 |
7667 |
0 |
0 |
T395 |
730363 |
293 |
0 |
0 |
T416 |
680004 |
334 |
0 |
0 |
T417 |
79434 |
741 |
0 |
0 |
T418 |
49803 |
416 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
286 |
0 |
0 |
T382 |
646665 |
9 |
0 |
0 |
T383 |
616981 |
10 |
0 |
0 |
T384 |
331215 |
4 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
15 |
0 |
0 |
T387 |
677399 |
19 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T435,T436 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T58,T385,T382 |
1 | 1 | Covered | T58,T385,T382 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T385,T382 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T58,T385,T382 |
1 | 1 | Covered | T58,T385,T382 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T385,T382 |
0 |
0 |
1 |
Covered |
T58,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T385,T382 |
0 |
0 |
1 |
Covered |
T58,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
126478 |
0 |
0 |
T58 |
40495 |
401 |
0 |
0 |
T382 |
0 |
9459 |
0 |
0 |
T383 |
0 |
8603 |
0 |
0 |
T384 |
0 |
1531 |
0 |
0 |
T385 |
0 |
749 |
0 |
0 |
T386 |
0 |
4445 |
0 |
0 |
T387 |
0 |
6839 |
0 |
0 |
T395 |
0 |
314 |
0 |
0 |
T416 |
0 |
259 |
0 |
0 |
T417 |
0 |
730 |
0 |
0 |
T420 |
79488 |
0 |
0 |
0 |
T421 |
11350 |
0 |
0 |
0 |
T422 |
47477 |
0 |
0 |
0 |
T423 |
62934 |
0 |
0 |
0 |
T424 |
88526 |
0 |
0 |
0 |
T425 |
150876 |
0 |
0 |
0 |
T426 |
365410 |
0 |
0 |
0 |
T427 |
35595 |
0 |
0 |
0 |
T428 |
304194 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
321 |
0 |
0 |
T58 |
40495 |
1 |
0 |
0 |
T382 |
0 |
22 |
0 |
0 |
T383 |
0 |
21 |
0 |
0 |
T384 |
0 |
4 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
11 |
0 |
0 |
T387 |
0 |
17 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T420 |
79488 |
0 |
0 |
0 |
T421 |
11350 |
0 |
0 |
0 |
T422 |
47477 |
0 |
0 |
0 |
T423 |
62934 |
0 |
0 |
0 |
T424 |
88526 |
0 |
0 |
0 |
T425 |
150876 |
0 |
0 |
0 |
T426 |
365410 |
0 |
0 |
0 |
T427 |
35595 |
0 |
0 |
0 |
T428 |
304194 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T429,T437,T438 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
117361 |
0 |
0 |
T382 |
646665 |
2075 |
0 |
0 |
T383 |
616981 |
6294 |
0 |
0 |
T384 |
331215 |
1869 |
0 |
0 |
T385 |
129071 |
656 |
0 |
0 |
T386 |
618005 |
1179 |
0 |
0 |
T387 |
677399 |
4134 |
0 |
0 |
T395 |
730363 |
315 |
0 |
0 |
T416 |
680004 |
307 |
0 |
0 |
T417 |
79434 |
736 |
0 |
0 |
T418 |
49803 |
481 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
302 |
0 |
0 |
T382 |
646665 |
5 |
0 |
0 |
T383 |
616981 |
15 |
0 |
0 |
T384 |
331215 |
5 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
3 |
0 |
0 |
T387 |
677399 |
10 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T429,T385,T439 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
105616 |
0 |
0 |
T382 |
646665 |
3891 |
0 |
0 |
T383 |
616981 |
3201 |
0 |
0 |
T384 |
331215 |
376 |
0 |
0 |
T385 |
129071 |
809 |
0 |
0 |
T386 |
618005 |
3105 |
0 |
0 |
T387 |
677399 |
3376 |
0 |
0 |
T395 |
730363 |
246 |
0 |
0 |
T416 |
680004 |
250 |
0 |
0 |
T417 |
79434 |
781 |
0 |
0 |
T418 |
49803 |
392 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
273 |
0 |
0 |
T382 |
646665 |
9 |
0 |
0 |
T383 |
616981 |
8 |
0 |
0 |
T384 |
331215 |
1 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
8 |
0 |
0 |
T387 |
677399 |
8 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T18,T59 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T18,T59 |
1 | 1 | Covered | T17,T18,T59 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T18,T59 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T18,T59 |
1 | 1 | Covered | T17,T18,T59 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T18,T59 |
0 |
0 |
1 |
Covered |
T17,T18,T59 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T18,T59 |
0 |
0 |
1 |
Covered |
T17,T18,T59 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
123739 |
0 |
0 |
T17 |
51742 |
478 |
0 |
0 |
T18 |
0 |
783 |
0 |
0 |
T59 |
0 |
358 |
0 |
0 |
T101 |
0 |
277 |
0 |
0 |
T102 |
0 |
542 |
0 |
0 |
T103 |
17673 |
0 |
0 |
0 |
T104 |
38106 |
0 |
0 |
0 |
T105 |
43294 |
0 |
0 |
0 |
T106 |
19580 |
0 |
0 |
0 |
T107 |
38085 |
0 |
0 |
0 |
T108 |
59184 |
0 |
0 |
0 |
T109 |
266904 |
0 |
0 |
0 |
T110 |
90947 |
0 |
0 |
0 |
T111 |
22926 |
0 |
0 |
0 |
T113 |
0 |
657 |
0 |
0 |
T385 |
0 |
756 |
0 |
0 |
T410 |
0 |
247 |
0 |
0 |
T411 |
0 |
267 |
0 |
0 |
T431 |
0 |
351 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
318 |
0 |
0 |
T17 |
51742 |
1 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
17673 |
0 |
0 |
0 |
T104 |
38106 |
0 |
0 |
0 |
T105 |
43294 |
0 |
0 |
0 |
T106 |
19580 |
0 |
0 |
0 |
T107 |
38085 |
0 |
0 |
0 |
T108 |
59184 |
0 |
0 |
0 |
T109 |
266904 |
0 |
0 |
0 |
T110 |
90947 |
0 |
0 |
0 |
T111 |
22926 |
0 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
1 |
0 |
0 |
T431 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T415,T385,T432 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
122113 |
0 |
0 |
T382 |
646665 |
2157 |
0 |
0 |
T383 |
616981 |
7145 |
0 |
0 |
T384 |
331215 |
747 |
0 |
0 |
T385 |
129071 |
667 |
0 |
0 |
T386 |
618005 |
1906 |
0 |
0 |
T387 |
677399 |
5023 |
0 |
0 |
T395 |
730363 |
267 |
0 |
0 |
T416 |
680004 |
303 |
0 |
0 |
T417 |
79434 |
742 |
0 |
0 |
T418 |
49803 |
462 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
310 |
0 |
0 |
T382 |
646665 |
5 |
0 |
0 |
T383 |
616981 |
17 |
0 |
0 |
T384 |
331215 |
2 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
5 |
0 |
0 |
T387 |
677399 |
12 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T440,T429,T441 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
110773 |
0 |
0 |
T382 |
646665 |
4408 |
0 |
0 |
T383 |
616981 |
2443 |
0 |
0 |
T384 |
331215 |
2701 |
0 |
0 |
T385 |
129071 |
738 |
0 |
0 |
T386 |
618005 |
2337 |
0 |
0 |
T387 |
677399 |
5439 |
0 |
0 |
T395 |
730363 |
341 |
0 |
0 |
T416 |
680004 |
343 |
0 |
0 |
T417 |
79434 |
740 |
0 |
0 |
T418 |
49803 |
434 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
285 |
0 |
0 |
T382 |
646665 |
10 |
0 |
0 |
T383 |
616981 |
6 |
0 |
0 |
T384 |
331215 |
7 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
6 |
0 |
0 |
T387 |
677399 |
13 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T385,T382,T383 |
1 | 1 | Covered | T385,T382,T383 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T385,T382,T383 |
0 |
0 |
1 |
Covered |
T385,T382,T383 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
116860 |
0 |
0 |
T382 |
646665 |
4687 |
0 |
0 |
T383 |
616981 |
3946 |
0 |
0 |
T384 |
331215 |
3009 |
0 |
0 |
T385 |
129071 |
752 |
0 |
0 |
T386 |
618005 |
4038 |
0 |
0 |
T387 |
677399 |
891 |
0 |
0 |
T395 |
730363 |
342 |
0 |
0 |
T416 |
680004 |
267 |
0 |
0 |
T417 |
79434 |
731 |
0 |
0 |
T418 |
49803 |
451 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
299 |
0 |
0 |
T382 |
646665 |
11 |
0 |
0 |
T383 |
616981 |
10 |
0 |
0 |
T384 |
331215 |
8 |
0 |
0 |
T385 |
129071 |
2 |
0 |
0 |
T386 |
618005 |
10 |
0 |
0 |
T387 |
677399 |
2 |
0 |
0 |
T395 |
730363 |
1 |
0 |
0 |
T416 |
680004 |
1 |
0 |
0 |
T417 |
79434 |
2 |
0 |
0 |
T418 |
49803 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T408,T409,T112 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T112,T385,T382 |
1 | 1 | Covered | T408,T409,T112 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T112,T385,T382 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T408,T409,T112 |
1 | 1 | Covered | T112,T385,T382 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T408,T409,T112 |
0 |
0 |
1 |
Covered |
T112,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T408,T409,T112 |
0 |
0 |
1 |
Covered |
T112,T385,T382 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
115568 |
0 |
0 |
T26 |
39068 |
0 |
0 |
0 |
T81 |
67295 |
0 |
0 |
0 |
T112 |
0 |
449 |
0 |
0 |
T150 |
551478 |
0 |
0 |
0 |
T163 |
40949 |
0 |
0 |
0 |
T228 |
177522 |
0 |
0 |
0 |
T262 |
198650 |
0 |
0 |
0 |
T382 |
0 |
1704 |
0 |
0 |
T383 |
0 |
4926 |
0 |
0 |
T384 |
0 |
4324 |
0 |
0 |
T385 |
0 |
627 |
0 |
0 |
T386 |
0 |
917 |
0 |
0 |
T387 |
0 |
5085 |
0 |
0 |
T408 |
42026 |
341 |
0 |
0 |
T409 |
0 |
328 |
0 |
0 |
T412 |
11147 |
0 |
0 |
0 |
T413 |
69789 |
0 |
0 |
0 |
T414 |
18636 |
0 |
0 |
0 |
T416 |
0 |
280 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1919332 |
1691715 |
0 |
0 |
T1 |
3952 |
3770 |
0 |
0 |
T2 |
618 |
446 |
0 |
0 |
T3 |
367 |
195 |
0 |
0 |
T4 |
559 |
388 |
0 |
0 |
T5 |
1028 |
558 |
0 |
0 |
T6 |
15545 |
15305 |
0 |
0 |
T44 |
2806 |
2634 |
0 |
0 |
T45 |
1819 |
1647 |
0 |
0 |
T88 |
1577 |
1405 |
0 |
0 |
T89 |
444 |
271 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
296 |
0 |
0 |
T65 |
53879 |
0 |
0 |
0 |
T112 |
44489 |
1 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
12 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T387 |
0 |
12 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T442 |
17382 |
0 |
0 |
0 |
T443 |
24338 |
0 |
0 |
0 |
T444 |
61327 |
0 |
0 |
0 |
T445 |
53500 |
0 |
0 |
0 |
T446 |
58021 |
0 |
0 |
0 |
T447 |
48615 |
0 |
0 |
0 |
T448 |
17527 |
0 |
0 |
0 |
T449 |
20106 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158339554 |
157514262 |
0 |
0 |
T1 |
294913 |
294172 |
0 |
0 |
T2 |
39064 |
38651 |
0 |
0 |
T3 |
18515 |
17949 |
0 |
0 |
T4 |
37781 |
37299 |
0 |
0 |
T5 |
50800 |
49190 |
0 |
0 |
T6 |
181760 |
181668 |
0 |
0 |
T44 |
313469 |
312804 |
0 |
0 |
T45 |
192728 |
191990 |
0 |
0 |
T88 |
161025 |
160530 |
0 |
0 |
T89 |
21992 |
21618 |
0 |
0 |