Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T54,T26 |
| 1 | 0 | Covered | T14,T54,T26 |
| 1 | 1 | Covered | T14,T54,T26 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T54,T26 |
| 1 | 0 | Covered | T14,T54,T26 |
| 1 | 1 | Covered | T14,T54,T26 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9971 |
0 |
0 |
| T14 |
43552 |
6 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T25 |
48333 |
0 |
0 |
0 |
| T26 |
0 |
6 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
7 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T54 |
40273 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T61 |
36481 |
0 |
0 |
0 |
| T69 |
0 |
2 |
0 |
0 |
| T94 |
0 |
4 |
0 |
0 |
| T95 |
0 |
4 |
0 |
0 |
| T96 |
87605 |
0 |
0 |
0 |
| T97 |
23995 |
0 |
0 |
0 |
| T98 |
16707 |
0 |
0 |
0 |
| T99 |
44851 |
0 |
0 |
0 |
| T100 |
29658 |
0 |
0 |
0 |
| T101 |
44946 |
0 |
0 |
0 |
| T102 |
64763 |
0 |
0 |
0 |
| T123 |
638760 |
44 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T141 |
0 |
28 |
0 |
0 |
| T177 |
84535 |
0 |
0 |
0 |
| T208 |
24570 |
0 |
0 |
0 |
| T334 |
266030 |
0 |
0 |
0 |
| T350 |
24918 |
0 |
0 |
0 |
| T357 |
57670 |
0 |
0 |
0 |
| T364 |
54983 |
0 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
6 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
1 |
0 |
0 |
| T403 |
309400 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
41593 |
0 |
0 |
0 |
| T412 |
38974 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9987 |
0 |
0 |
| T14 |
84800 |
7 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T25 |
94905 |
0 |
0 |
0 |
| T26 |
0 |
7 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
7 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T54 |
40273 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T61 |
71012 |
0 |
0 |
0 |
| T69 |
0 |
2 |
0 |
0 |
| T94 |
0 |
4 |
0 |
0 |
| T95 |
0 |
4 |
0 |
0 |
| T96 |
172198 |
0 |
0 |
0 |
| T97 |
46823 |
0 |
0 |
0 |
| T98 |
32280 |
0 |
0 |
0 |
| T99 |
86306 |
0 |
0 |
0 |
| T100 |
57696 |
0 |
0 |
0 |
| T101 |
88002 |
0 |
0 |
0 |
| T102 |
126694 |
0 |
0 |
0 |
| T123 |
5635 |
44 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T141 |
0 |
28 |
0 |
0 |
| T177 |
84535 |
0 |
0 |
0 |
| T208 |
24570 |
0 |
0 |
0 |
| T334 |
266030 |
0 |
0 |
0 |
| T350 |
24918 |
0 |
0 |
0 |
| T357 |
57670 |
0 |
0 |
0 |
| T364 |
54983 |
0 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
6 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
1 |
0 |
0 |
| T403 |
309400 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
41593 |
0 |
0 |
0 |
| T412 |
38974 |
0 |
0 |
0 |