Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
228 |
0 |
0 |
T14 |
768 |
2 |
0 |
0 |
T25 |
587 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T61 |
650 |
0 |
0 |
0 |
T96 |
1004 |
0 |
0 |
0 |
T97 |
389 |
0 |
0 |
0 |
T98 |
378 |
0 |
0 |
0 |
T99 |
1132 |
0 |
0 |
0 |
T100 |
540 |
0 |
0 |
0 |
T101 |
630 |
0 |
0 |
0 |
T102 |
944 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
231 |
0 |
0 |
T14 |
42016 |
2 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
5 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
229 |
0 |
0 |
T14 |
42016 |
2 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
229 |
0 |
0 |
T14 |
768 |
2 |
0 |
0 |
T25 |
587 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T61 |
650 |
0 |
0 |
0 |
T96 |
1004 |
0 |
0 |
0 |
T97 |
389 |
0 |
0 |
0 |
T98 |
378 |
0 |
0 |
0 |
T99 |
1132 |
0 |
0 |
0 |
T100 |
540 |
0 |
0 |
0 |
T101 |
630 |
0 |
0 |
0 |
T102 |
944 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T141 |
1 | 1 | Covered | T54,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
204 |
0 |
0 |
T54 |
894 |
2 |
0 |
0 |
T123 |
0 |
4 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T177 |
1283 |
0 |
0 |
0 |
T208 |
459 |
0 |
0 |
0 |
T334 |
2402 |
0 |
0 |
0 |
T350 |
460 |
0 |
0 |
0 |
T357 |
790 |
0 |
0 |
0 |
T364 |
716 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
2806 |
0 |
0 |
0 |
T411 |
528 |
0 |
0 |
0 |
T412 |
630 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
206 |
0 |
0 |
T54 |
39379 |
3 |
0 |
0 |
T123 |
0 |
4 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T141 |
1 | 1 | Covered | T54,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
204 |
0 |
0 |
T54 |
39379 |
2 |
0 |
0 |
T123 |
0 |
4 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
204 |
0 |
0 |
T54 |
894 |
2 |
0 |
0 |
T123 |
0 |
4 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T177 |
1283 |
0 |
0 |
0 |
T208 |
459 |
0 |
0 |
0 |
T334 |
2402 |
0 |
0 |
0 |
T350 |
460 |
0 |
0 |
0 |
T357 |
790 |
0 |
0 |
0 |
T364 |
716 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
2806 |
0 |
0 |
0 |
T411 |
528 |
0 |
0 |
0 |
T412 |
630 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
189 |
0 |
0 |
T123 |
5635 |
5 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
17 |
0 |
0 |
T384 |
5635 |
10 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
189 |
0 |
0 |
T123 |
638760 |
5 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
17 |
0 |
0 |
T384 |
647776 |
10 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
189 |
0 |
0 |
T123 |
638760 |
5 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
17 |
0 |
0 |
T384 |
647776 |
10 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
189 |
0 |
0 |
T123 |
5635 |
5 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
17 |
0 |
0 |
T384 |
5635 |
10 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T141 |
1 | 1 | Covered | T53,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
202 |
0 |
0 |
T53 |
483 |
2 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
3 |
0 |
0 |
T384 |
0 |
21 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
1511 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
700 |
0 |
0 |
0 |
T416 |
894 |
0 |
0 |
0 |
T417 |
523 |
0 |
0 |
0 |
T418 |
496 |
0 |
0 |
0 |
T419 |
405 |
0 |
0 |
0 |
T420 |
439 |
0 |
0 |
0 |
T421 |
418 |
0 |
0 |
0 |
T422 |
811 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
203 |
0 |
0 |
T53 |
28108 |
3 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
3 |
0 |
0 |
T384 |
0 |
21 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T141 |
1 | 1 | Covered | T53,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
202 |
0 |
0 |
T53 |
28108 |
2 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
3 |
0 |
0 |
T384 |
0 |
21 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
202 |
0 |
0 |
T53 |
483 |
2 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
3 |
0 |
0 |
T384 |
0 |
21 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
1511 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
700 |
0 |
0 |
0 |
T416 |
894 |
0 |
0 |
0 |
T417 |
523 |
0 |
0 |
0 |
T418 |
496 |
0 |
0 |
0 |
T419 |
405 |
0 |
0 |
0 |
T420 |
439 |
0 |
0 |
0 |
T421 |
418 |
0 |
0 |
0 |
T422 |
811 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
200 |
0 |
0 |
T123 |
5635 |
15 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
5 |
0 |
0 |
T384 |
5635 |
13 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
200 |
0 |
0 |
T123 |
638760 |
15 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
5 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
200 |
0 |
0 |
T123 |
638760 |
15 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
5 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
200 |
0 |
0 |
T123 |
5635 |
15 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
5 |
0 |
0 |
T384 |
5635 |
13 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
236 |
0 |
0 |
T18 |
4740 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T55 |
1270 |
2 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
4 |
0 |
0 |
T106 |
4675 |
0 |
0 |
0 |
T123 |
0 |
11 |
0 |
0 |
T347 |
791 |
0 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
1383 |
0 |
0 |
0 |
T426 |
848 |
0 |
0 |
0 |
T427 |
2959 |
0 |
0 |
0 |
T428 |
861 |
0 |
0 |
0 |
T429 |
2599 |
0 |
0 |
0 |
T430 |
263 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
236 |
0 |
0 |
T18 |
138942 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T55 |
44480 |
2 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
4 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
11 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
236 |
0 |
0 |
T18 |
138942 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T55 |
44480 |
2 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
4 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
11 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
236 |
0 |
0 |
T18 |
4740 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T55 |
1270 |
2 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
4 |
0 |
0 |
T106 |
4675 |
0 |
0 |
0 |
T123 |
0 |
11 |
0 |
0 |
T347 |
791 |
0 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
1383 |
0 |
0 |
0 |
T426 |
848 |
0 |
0 |
0 |
T427 |
2959 |
0 |
0 |
0 |
T428 |
861 |
0 |
0 |
0 |
T429 |
2599 |
0 |
0 |
0 |
T430 |
263 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T141 |
1 | 1 | Covered | T103,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
183 |
0 |
0 |
T103 |
951 |
2 |
0 |
0 |
T123 |
0 |
7 |
0 |
0 |
T130 |
1155 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T300 |
507 |
0 |
0 |
0 |
T374 |
1094 |
0 |
0 |
0 |
T384 |
0 |
6 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
647 |
0 |
0 |
0 |
T432 |
4664 |
0 |
0 |
0 |
T433 |
592 |
0 |
0 |
0 |
T434 |
718 |
0 |
0 |
0 |
T435 |
1431 |
0 |
0 |
0 |
T436 |
934 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
184 |
0 |
0 |
T103 |
43421 |
3 |
0 |
0 |
T123 |
0 |
7 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
6 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T141 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T141 |
1 | 1 | Covered | T103,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
183 |
0 |
0 |
T103 |
43421 |
2 |
0 |
0 |
T123 |
0 |
7 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
6 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
183 |
0 |
0 |
T103 |
951 |
2 |
0 |
0 |
T123 |
0 |
7 |
0 |
0 |
T130 |
1155 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T300 |
507 |
0 |
0 |
0 |
T374 |
1094 |
0 |
0 |
0 |
T384 |
0 |
6 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
647 |
0 |
0 |
0 |
T432 |
4664 |
0 |
0 |
0 |
T433 |
592 |
0 |
0 |
0 |
T434 |
718 |
0 |
0 |
0 |
T435 |
1431 |
0 |
0 |
0 |
T436 |
934 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
187 |
0 |
0 |
T123 |
5635 |
3 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
14 |
0 |
0 |
T384 |
5635 |
5 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
187 |
0 |
0 |
T123 |
638760 |
3 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
14 |
0 |
0 |
T384 |
647776 |
5 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
187 |
0 |
0 |
T123 |
638760 |
3 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
14 |
0 |
0 |
T384 |
647776 |
5 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
187 |
0 |
0 |
T123 |
5635 |
3 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
14 |
0 |
0 |
T384 |
5635 |
5 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T50,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T14,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
216 |
0 |
0 |
T14 |
768 |
1 |
0 |
0 |
T25 |
587 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T61 |
650 |
0 |
0 |
0 |
T96 |
1004 |
0 |
0 |
0 |
T97 |
389 |
0 |
0 |
0 |
T98 |
378 |
0 |
0 |
0 |
T99 |
1132 |
0 |
0 |
0 |
T100 |
540 |
0 |
0 |
0 |
T101 |
630 |
0 |
0 |
0 |
T102 |
944 |
0 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
9 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
216 |
0 |
0 |
T14 |
42016 |
1 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
9 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T50,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T26,T50 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T14,T26,T50 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
216 |
0 |
0 |
T14 |
42016 |
1 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
9 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
216 |
0 |
0 |
T14 |
768 |
1 |
0 |
0 |
T25 |
587 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T61 |
650 |
0 |
0 |
0 |
T96 |
1004 |
0 |
0 |
0 |
T97 |
389 |
0 |
0 |
0 |
T98 |
378 |
0 |
0 |
0 |
T99 |
1132 |
0 |
0 |
0 |
T100 |
540 |
0 |
0 |
0 |
T101 |
630 |
0 |
0 |
0 |
T102 |
944 |
0 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
9 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T54,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
204 |
0 |
0 |
T54 |
894 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
10 |
0 |
0 |
T177 |
1283 |
0 |
0 |
0 |
T208 |
459 |
0 |
0 |
0 |
T334 |
2402 |
0 |
0 |
0 |
T350 |
460 |
0 |
0 |
0 |
T357 |
790 |
0 |
0 |
0 |
T364 |
716 |
0 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
2806 |
0 |
0 |
0 |
T411 |
528 |
0 |
0 |
0 |
T412 |
630 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
204 |
0 |
0 |
T54 |
39379 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
10 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T54,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T54,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
204 |
0 |
0 |
T54 |
39379 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
10 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
204 |
0 |
0 |
T54 |
894 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
10 |
0 |
0 |
T177 |
1283 |
0 |
0 |
0 |
T208 |
459 |
0 |
0 |
0 |
T334 |
2402 |
0 |
0 |
0 |
T350 |
460 |
0 |
0 |
0 |
T357 |
790 |
0 |
0 |
0 |
T364 |
716 |
0 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
2806 |
0 |
0 |
0 |
T411 |
528 |
0 |
0 |
0 |
T412 |
630 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
212 |
0 |
0 |
T123 |
5635 |
7 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
7 |
0 |
0 |
T384 |
5635 |
20 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
212 |
0 |
0 |
T123 |
638760 |
7 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
7 |
0 |
0 |
T384 |
647776 |
20 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
212 |
0 |
0 |
T123 |
638760 |
7 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
7 |
0 |
0 |
T384 |
647776 |
20 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
212 |
0 |
0 |
T123 |
5635 |
7 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
7 |
0 |
0 |
T384 |
5635 |
20 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T53,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
178 |
0 |
0 |
T53 |
483 |
1 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
1511 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
700 |
0 |
0 |
0 |
T416 |
894 |
0 |
0 |
0 |
T417 |
523 |
0 |
0 |
0 |
T418 |
496 |
0 |
0 |
0 |
T419 |
405 |
0 |
0 |
0 |
T420 |
439 |
0 |
0 |
0 |
T421 |
418 |
0 |
0 |
0 |
T422 |
811 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
179 |
0 |
0 |
T53 |
28108 |
1 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T53,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
178 |
0 |
0 |
T53 |
28108 |
1 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
178 |
0 |
0 |
T53 |
483 |
1 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
1511 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
700 |
0 |
0 |
0 |
T416 |
894 |
0 |
0 |
0 |
T417 |
523 |
0 |
0 |
0 |
T418 |
496 |
0 |
0 |
0 |
T419 |
405 |
0 |
0 |
0 |
T420 |
439 |
0 |
0 |
0 |
T421 |
418 |
0 |
0 |
0 |
T422 |
811 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
206 |
0 |
0 |
T123 |
5635 |
10 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
15 |
0 |
0 |
T384 |
5635 |
13 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
206 |
0 |
0 |
T123 |
638760 |
10 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
206 |
0 |
0 |
T123 |
638760 |
10 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
206 |
0 |
0 |
T123 |
5635 |
10 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
15 |
0 |
0 |
T384 |
5635 |
13 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T94,T95 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T94,T95 |
1 | 1 | Covered | T18,T55,T69 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
223 |
0 |
0 |
T18 |
4740 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T55 |
1270 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T106 |
4675 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T347 |
791 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
1383 |
0 |
0 |
0 |
T426 |
848 |
0 |
0 |
0 |
T427 |
2959 |
0 |
0 |
0 |
T428 |
861 |
0 |
0 |
0 |
T429 |
2599 |
0 |
0 |
0 |
T430 |
263 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
223 |
0 |
0 |
T18 |
138942 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T55 |
44480 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T94,T95 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T55,T69 |
1 | 0 | Covered | T18,T94,T95 |
1 | 1 | Covered | T18,T55,T69 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
223 |
0 |
0 |
T18 |
138942 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T55 |
44480 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
223 |
0 |
0 |
T18 |
4740 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T55 |
1270 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T106 |
4675 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T347 |
791 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
1383 |
0 |
0 |
0 |
T426 |
848 |
0 |
0 |
0 |
T427 |
2959 |
0 |
0 |
0 |
T428 |
861 |
0 |
0 |
0 |
T429 |
2599 |
0 |
0 |
0 |
T430 |
263 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T103,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
207 |
0 |
0 |
T103 |
951 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T130 |
1155 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T300 |
507 |
0 |
0 |
0 |
T374 |
1094 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
647 |
0 |
0 |
0 |
T432 |
4664 |
0 |
0 |
0 |
T433 |
592 |
0 |
0 |
0 |
T434 |
718 |
0 |
0 |
0 |
T435 |
1431 |
0 |
0 |
0 |
T436 |
934 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T103 |
43421 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T103,T123,T140 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T103,T123,T140 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T103 |
43421 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
207 |
0 |
0 |
T103 |
951 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T130 |
1155 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T300 |
507 |
0 |
0 |
0 |
T374 |
1094 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
647 |
0 |
0 |
0 |
T432 |
4664 |
0 |
0 |
0 |
T433 |
592 |
0 |
0 |
0 |
T434 |
718 |
0 |
0 |
0 |
T435 |
1431 |
0 |
0 |
0 |
T436 |
934 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
197 |
0 |
0 |
T123 |
5635 |
13 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
6 |
0 |
0 |
T384 |
5635 |
7 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
197 |
0 |
0 |
T123 |
638760 |
13 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
6 |
0 |
0 |
T384 |
647776 |
7 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
197 |
0 |
0 |
T123 |
638760 |
13 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
6 |
0 |
0 |
T384 |
647776 |
7 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
197 |
0 |
0 |
T123 |
5635 |
13 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
6 |
0 |
0 |
T384 |
5635 |
7 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
207 |
0 |
0 |
T123 |
5635 |
8 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
15 |
0 |
0 |
T384 |
5635 |
12 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T123 |
638760 |
8 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
12 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T123 |
638760 |
8 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
12 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
207 |
0 |
0 |
T123 |
5635 |
8 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
15 |
0 |
0 |
T384 |
5635 |
12 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T61,T63,T88 |
1 | 0 | Covered | T61,T63,T88 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T61,T63,T88 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T61,T63,T88 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
188 |
0 |
0 |
T123 |
5635 |
5 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
6 |
0 |
0 |
T384 |
5635 |
5 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
191 |
0 |
0 |
T61 |
35181 |
1 |
0 |
0 |
T62 |
53005 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
5 |
0 |
0 |
T138 |
49903 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T194 |
17646 |
0 |
0 |
0 |
T365 |
63738 |
0 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T437 |
91195 |
0 |
0 |
0 |
T438 |
128247 |
0 |
0 |
0 |
T439 |
18612 |
0 |
0 |
0 |
T440 |
16865 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T61,T63,T88 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T61,T63,T88 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T61,T63,T88 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
191 |
0 |
0 |
T61 |
35181 |
1 |
0 |
0 |
T62 |
53005 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
5 |
0 |
0 |
T138 |
49903 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T194 |
17646 |
0 |
0 |
0 |
T365 |
63738 |
0 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T437 |
91195 |
0 |
0 |
0 |
T438 |
128247 |
0 |
0 |
0 |
T439 |
18612 |
0 |
0 |
0 |
T440 |
16865 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
191 |
0 |
0 |
T61 |
650 |
1 |
0 |
0 |
T62 |
795 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T102 |
944 |
0 |
0 |
0 |
T123 |
0 |
5 |
0 |
0 |
T138 |
977 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T194 |
416 |
0 |
0 |
0 |
T365 |
971 |
0 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T437 |
913 |
0 |
0 |
0 |
T438 |
1332 |
0 |
0 |
0 |
T439 |
339 |
0 |
0 |
0 |
T440 |
386 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
224 |
0 |
0 |
T123 |
5635 |
12 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
16 |
0 |
0 |
T384 |
5635 |
5 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
225 |
0 |
0 |
T123 |
638760 |
12 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
16 |
0 |
0 |
T384 |
647776 |
5 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T141,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T123,T140,T128 |
1 | 0 | Covered | T123,T141,T387 |
1 | 1 | Covered | T123,T140,T128 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
225 |
0 |
0 |
T123 |
638760 |
12 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
16 |
0 |
0 |
T384 |
647776 |
5 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
225 |
0 |
0 |
T123 |
5635 |
12 |
0 |
0 |
T140 |
2013 |
2 |
0 |
0 |
T141 |
5518 |
16 |
0 |
0 |
T384 |
5635 |
5 |
0 |
0 |
T386 |
1109 |
1 |
0 |
0 |
T387 |
826 |
2 |
0 |
0 |
T400 |
1041 |
2 |
0 |
0 |
T401 |
1102 |
1 |
0 |
0 |
T413 |
947 |
2 |
0 |
0 |
T414 |
2494 |
2 |
0 |
0 |