Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T61,T63,T88 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T14,T61,T54 |
| 1 | 1 | Covered | T14,T61,T54 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T54,T26 |
| 1 | 0 | Covered | T14,T61,T54 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T14,T61,T54 |
| 1 | 1 | Covered | T14,T61,T54 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T14,T54,T26 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T14,T54,T26 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T14,T54,T26 |
| 1 | 1 | Covered | T14,T54,T26 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T14,T54,T26 |
| 1 | - | Covered | T14,T54,T26 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T14,T54,T26 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T14,T54,T26 |
| 1 | 1 | Covered | T14,T54,T26 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T14,T54,T26 |
| 0 |
0 |
1 |
Covered |
T14,T54,T26 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T14,T54,T26 |
| 0 |
0 |
1 |
Covered |
T14,T54,T26 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2039299 |
0 |
0 |
| T14 |
84032 |
2139 |
0 |
0 |
| T18 |
0 |
1635 |
0 |
0 |
| T19 |
0 |
659 |
0 |
0 |
| T25 |
94318 |
0 |
0 |
0 |
| T26 |
0 |
2253 |
0 |
0 |
| T49 |
0 |
470 |
0 |
0 |
| T50 |
0 |
1681 |
0 |
0 |
| T51 |
0 |
756 |
0 |
0 |
| T52 |
0 |
608 |
0 |
0 |
| T54 |
39379 |
461 |
0 |
0 |
| T55 |
0 |
902 |
0 |
0 |
| T61 |
70362 |
0 |
0 |
0 |
| T69 |
0 |
670 |
0 |
0 |
| T94 |
0 |
1655 |
0 |
0 |
| T95 |
0 |
1457 |
0 |
0 |
| T96 |
171194 |
0 |
0 |
0 |
| T97 |
46434 |
0 |
0 |
0 |
| T98 |
31902 |
0 |
0 |
0 |
| T99 |
85174 |
0 |
0 |
0 |
| T100 |
57156 |
0 |
0 |
0 |
| T101 |
87372 |
0 |
0 |
0 |
| T102 |
125750 |
0 |
0 |
0 |
| T123 |
638760 |
12311 |
0 |
0 |
| T140 |
0 |
1509 |
0 |
0 |
| T141 |
0 |
7522 |
0 |
0 |
| T177 |
83252 |
0 |
0 |
0 |
| T208 |
24111 |
0 |
0 |
0 |
| T334 |
263628 |
0 |
0 |
0 |
| T350 |
24458 |
0 |
0 |
0 |
| T357 |
56880 |
0 |
0 |
0 |
| T364 |
54267 |
0 |
0 |
0 |
| T386 |
0 |
438 |
0 |
0 |
| T387 |
0 |
1273 |
0 |
0 |
| T400 |
0 |
862 |
0 |
0 |
| T401 |
0 |
418 |
0 |
0 |
| T403 |
306594 |
0 |
0 |
0 |
| T410 |
0 |
774 |
0 |
0 |
| T411 |
41065 |
0 |
0 |
0 |
| T412 |
38344 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45957500 |
40298175 |
0 |
0 |
| T1 |
25875 |
21550 |
0 |
0 |
| T2 |
18075 |
13750 |
0 |
0 |
| T3 |
26700 |
22350 |
0 |
0 |
| T4 |
385975 |
380025 |
0 |
0 |
| T5 |
39925 |
35650 |
0 |
0 |
| T6 |
46275 |
40250 |
0 |
0 |
| T7 |
9150 |
3325 |
0 |
0 |
| T8 |
86325 |
80450 |
0 |
0 |
| T80 |
19800 |
15425 |
0 |
0 |
| T81 |
12300 |
8000 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5105 |
0 |
0 |
| T14 |
84032 |
6 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T25 |
94318 |
0 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
5 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T54 |
39379 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T61 |
70362 |
0 |
0 |
0 |
| T69 |
0 |
2 |
0 |
0 |
| T94 |
0 |
4 |
0 |
0 |
| T95 |
0 |
4 |
0 |
0 |
| T96 |
171194 |
0 |
0 |
0 |
| T97 |
46434 |
0 |
0 |
0 |
| T98 |
31902 |
0 |
0 |
0 |
| T99 |
85174 |
0 |
0 |
0 |
| T100 |
57156 |
0 |
0 |
0 |
| T101 |
87372 |
0 |
0 |
0 |
| T102 |
125750 |
0 |
0 |
0 |
| T123 |
638760 |
29 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T141 |
0 |
19 |
0 |
0 |
| T177 |
83252 |
0 |
0 |
0 |
| T208 |
24111 |
0 |
0 |
0 |
| T334 |
263628 |
0 |
0 |
0 |
| T350 |
24458 |
0 |
0 |
0 |
| T357 |
56880 |
0 |
0 |
0 |
| T364 |
54267 |
0 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
4 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
1 |
0 |
0 |
| T403 |
306594 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
41065 |
0 |
0 |
0 |
| T412 |
38344 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
2563425 |
2546750 |
0 |
0 |
| T2 |
798900 |
788150 |
0 |
0 |
| T3 |
1699375 |
1691600 |
0 |
0 |
| T4 |
4549875 |
4546125 |
0 |
0 |
| T5 |
3942475 |
3934375 |
0 |
0 |
| T6 |
1568850 |
1554675 |
0 |
0 |
| T7 |
403975 |
365500 |
0 |
0 |
| T8 |
9356325 |
9340200 |
0 |
0 |
| T80 |
1281375 |
1266825 |
0 |
0 |
| T81 |
1010000 |
985000 |
0 |
0 |