Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T50 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T14,T26,T50 |
1 | - | Covered | T14,T26,T50 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T50 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T26,T50 |
0 |
0 |
1 |
Covered |
T14,T26,T50 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T26,T50 |
0 |
0 |
1 |
Covered |
T14,T26,T50 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
92262 |
0 |
0 |
T14 |
42016 |
739 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
759 |
0 |
0 |
T49 |
0 |
846 |
0 |
0 |
T50 |
0 |
1877 |
0 |
0 |
T51 |
0 |
1931 |
0 |
0 |
T52 |
0 |
1878 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
4075 |
0 |
0 |
T140 |
0 |
736 |
0 |
0 |
T141 |
0 |
4574 |
0 |
0 |
T387 |
0 |
577 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
229 |
0 |
0 |
T14 |
42016 |
2 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T140 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T54,T123,T140 |
1 | - | Covered | T54 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T54,T123,T140 |
0 |
0 |
1 |
Covered |
T54,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T54,T123,T140 |
0 |
0 |
1 |
Covered |
T54,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
81617 |
0 |
0 |
T54 |
39379 |
1001 |
0 |
0 |
T123 |
0 |
1582 |
0 |
0 |
T140 |
0 |
741 |
0 |
0 |
T141 |
0 |
5260 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
3927 |
0 |
0 |
T386 |
0 |
412 |
0 |
0 |
T387 |
0 |
586 |
0 |
0 |
T400 |
0 |
774 |
0 |
0 |
T401 |
0 |
392 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
841 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
204 |
0 |
0 |
T54 |
39379 |
2 |
0 |
0 |
T123 |
0 |
4 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T123,T140,T128 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
74098 |
0 |
0 |
T123 |
638760 |
1963 |
0 |
0 |
T140 |
127711 |
688 |
0 |
0 |
T141 |
634232 |
6816 |
0 |
0 |
T384 |
647776 |
4017 |
0 |
0 |
T386 |
72358 |
463 |
0 |
0 |
T387 |
70695 |
573 |
0 |
0 |
T400 |
96378 |
909 |
0 |
0 |
T401 |
70131 |
464 |
0 |
0 |
T413 |
87122 |
856 |
0 |
0 |
T414 |
134811 |
908 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
189 |
0 |
0 |
T123 |
638760 |
5 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
17 |
0 |
0 |
T384 |
647776 |
10 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T140 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T123,T140 |
1 | - | Covered | T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T123,T140 |
0 |
0 |
1 |
Covered |
T53,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T123,T140 |
0 |
0 |
1 |
Covered |
T53,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
80032 |
0 |
0 |
T53 |
28108 |
908 |
0 |
0 |
T123 |
0 |
3158 |
0 |
0 |
T140 |
0 |
738 |
0 |
0 |
T141 |
0 |
1050 |
0 |
0 |
T384 |
0 |
8498 |
0 |
0 |
T386 |
0 |
375 |
0 |
0 |
T387 |
0 |
566 |
0 |
0 |
T400 |
0 |
794 |
0 |
0 |
T401 |
0 |
440 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
829 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
202 |
0 |
0 |
T53 |
28108 |
2 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
3 |
0 |
0 |
T384 |
0 |
21 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T123,T140,T128 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
79578 |
0 |
0 |
T123 |
638760 |
6354 |
0 |
0 |
T140 |
127711 |
777 |
0 |
0 |
T141 |
634232 |
1906 |
0 |
0 |
T384 |
647776 |
5208 |
0 |
0 |
T386 |
72358 |
456 |
0 |
0 |
T387 |
70695 |
705 |
0 |
0 |
T400 |
96378 |
777 |
0 |
0 |
T401 |
70131 |
464 |
0 |
0 |
T413 |
87122 |
886 |
0 |
0 |
T414 |
134811 |
793 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
200 |
0 |
0 |
T123 |
638760 |
15 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
5 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T55,T69 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T18,T55,T69 |
1 | - | Covered | T18,T55,T69 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T55,T69 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T18,T55,T69 |
0 |
0 |
1 |
Covered |
T18,T55,T69 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T18,T55,T69 |
0 |
0 |
1 |
Covered |
T18,T55,T69 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
93938 |
0 |
0 |
T18 |
138942 |
1737 |
0 |
0 |
T19 |
0 |
603 |
0 |
0 |
T55 |
44480 |
864 |
0 |
0 |
T69 |
0 |
615 |
0 |
0 |
T94 |
0 |
1661 |
0 |
0 |
T95 |
0 |
1413 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
4428 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
771 |
0 |
0 |
T423 |
0 |
862 |
0 |
0 |
T424 |
0 |
749 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
236 |
0 |
0 |
T18 |
138942 |
4 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T55 |
44480 |
2 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T94 |
0 |
4 |
0 |
0 |
T95 |
0 |
4 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
11 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T140 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T103,T123,T140 |
1 | - | Covered | T103 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T123,T140 |
0 |
0 |
1 |
Covered |
T103,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T123,T140 |
0 |
0 |
1 |
Covered |
T103,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
71536 |
0 |
0 |
T103 |
43421 |
1038 |
0 |
0 |
T123 |
0 |
2632 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
649 |
0 |
0 |
T141 |
0 |
1892 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
2394 |
0 |
0 |
T386 |
0 |
424 |
0 |
0 |
T387 |
0 |
584 |
0 |
0 |
T400 |
0 |
829 |
0 |
0 |
T401 |
0 |
415 |
0 |
0 |
T413 |
0 |
901 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
183 |
0 |
0 |
T103 |
43421 |
2 |
0 |
0 |
T123 |
0 |
7 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
6 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T123,T140,T128 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
74283 |
0 |
0 |
T123 |
638760 |
1277 |
0 |
0 |
T140 |
127711 |
704 |
0 |
0 |
T141 |
634232 |
5672 |
0 |
0 |
T384 |
647776 |
2099 |
0 |
0 |
T386 |
72358 |
476 |
0 |
0 |
T387 |
70695 |
561 |
0 |
0 |
T400 |
96378 |
888 |
0 |
0 |
T401 |
70131 |
384 |
0 |
0 |
T413 |
87122 |
901 |
0 |
0 |
T414 |
134811 |
840 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
187 |
0 |
0 |
T123 |
638760 |
3 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
14 |
0 |
0 |
T384 |
647776 |
5 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T50 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T50 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T26,T50 |
1 | 1 | Covered | T14,T26,T50 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T26,T50 |
0 |
0 |
1 |
Covered |
T14,T26,T50 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T26,T50 |
0 |
0 |
1 |
Covered |
T14,T26,T50 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
85712 |
0 |
0 |
T14 |
42016 |
364 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
385 |
0 |
0 |
T49 |
0 |
470 |
0 |
0 |
T50 |
0 |
736 |
0 |
0 |
T51 |
0 |
756 |
0 |
0 |
T52 |
0 |
608 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
6374 |
0 |
0 |
T140 |
0 |
741 |
0 |
0 |
T141 |
0 |
3504 |
0 |
0 |
T387 |
0 |
580 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
216 |
0 |
0 |
T14 |
42016 |
1 |
0 |
0 |
T25 |
47159 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T61 |
35181 |
0 |
0 |
0 |
T96 |
85597 |
0 |
0 |
0 |
T97 |
23217 |
0 |
0 |
0 |
T98 |
15951 |
0 |
0 |
0 |
T99 |
42587 |
0 |
0 |
0 |
T100 |
28578 |
0 |
0 |
0 |
T101 |
43686 |
0 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
9 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T140 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T54,T123,T140 |
1 | 1 | Covered | T54,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T54,T123,T140 |
0 |
0 |
1 |
Covered |
T54,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T54,T123,T140 |
0 |
0 |
1 |
Covered |
T54,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
80902 |
0 |
0 |
T54 |
39379 |
461 |
0 |
0 |
T123 |
0 |
5937 |
0 |
0 |
T140 |
0 |
768 |
0 |
0 |
T141 |
0 |
4018 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
3095 |
0 |
0 |
T386 |
0 |
438 |
0 |
0 |
T387 |
0 |
693 |
0 |
0 |
T400 |
0 |
862 |
0 |
0 |
T401 |
0 |
418 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
784 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
204 |
0 |
0 |
T54 |
39379 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
10 |
0 |
0 |
T177 |
83252 |
0 |
0 |
0 |
T208 |
24111 |
0 |
0 |
0 |
T334 |
263628 |
0 |
0 |
0 |
T350 |
24458 |
0 |
0 |
0 |
T357 |
56880 |
0 |
0 |
0 |
T364 |
54267 |
0 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T403 |
306594 |
0 |
0 |
0 |
T411 |
41065 |
0 |
0 |
0 |
T412 |
38344 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
84044 |
0 |
0 |
T123 |
638760 |
2789 |
0 |
0 |
T140 |
127711 |
668 |
0 |
0 |
T141 |
634232 |
2904 |
0 |
0 |
T384 |
647776 |
8170 |
0 |
0 |
T386 |
72358 |
469 |
0 |
0 |
T387 |
70695 |
572 |
0 |
0 |
T400 |
96378 |
742 |
0 |
0 |
T401 |
70131 |
455 |
0 |
0 |
T413 |
87122 |
900 |
0 |
0 |
T414 |
134811 |
909 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
212 |
0 |
0 |
T123 |
638760 |
7 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
7 |
0 |
0 |
T384 |
647776 |
20 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T140 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T123,T140 |
1 | 1 | Covered | T53,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T123,T140 |
0 |
0 |
1 |
Covered |
T53,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T123,T140 |
0 |
0 |
1 |
Covered |
T53,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
70658 |
0 |
0 |
T53 |
28108 |
364 |
0 |
0 |
T123 |
0 |
2192 |
0 |
0 |
T140 |
0 |
719 |
0 |
0 |
T141 |
0 |
1612 |
0 |
0 |
T384 |
0 |
4359 |
0 |
0 |
T386 |
0 |
378 |
0 |
0 |
T387 |
0 |
630 |
0 |
0 |
T400 |
0 |
950 |
0 |
0 |
T401 |
0 |
470 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
835 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
178 |
0 |
0 |
T53 |
28108 |
1 |
0 |
0 |
T123 |
0 |
6 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
4 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T406 |
103576 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T415 |
55037 |
0 |
0 |
0 |
T416 |
84622 |
0 |
0 |
0 |
T417 |
35410 |
0 |
0 |
0 |
T418 |
18682 |
0 |
0 |
0 |
T419 |
22631 |
0 |
0 |
0 |
T420 |
23679 |
0 |
0 |
0 |
T421 |
30318 |
0 |
0 |
0 |
T422 |
68914 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
81640 |
0 |
0 |
T123 |
638760 |
4007 |
0 |
0 |
T140 |
127711 |
702 |
0 |
0 |
T141 |
634232 |
6019 |
0 |
0 |
T384 |
647776 |
5204 |
0 |
0 |
T386 |
72358 |
371 |
0 |
0 |
T387 |
70695 |
541 |
0 |
0 |
T400 |
96378 |
807 |
0 |
0 |
T401 |
70131 |
443 |
0 |
0 |
T413 |
87122 |
762 |
0 |
0 |
T414 |
134811 |
866 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
206 |
0 |
0 |
T123 |
638760 |
10 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
13 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T55,T69 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T55,T69 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T18,T55,T69 |
1 | 1 | Covered | T18,T55,T69 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T18,T55,T69 |
0 |
0 |
1 |
Covered |
T18,T55,T69 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T18,T55,T69 |
0 |
0 |
1 |
Covered |
T18,T55,T69 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
88140 |
0 |
0 |
T18 |
138942 |
866 |
0 |
0 |
T19 |
0 |
347 |
0 |
0 |
T55 |
44480 |
368 |
0 |
0 |
T69 |
0 |
360 |
0 |
0 |
T94 |
0 |
793 |
0 |
0 |
T95 |
0 |
543 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
4007 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
276 |
0 |
0 |
T423 |
0 |
367 |
0 |
0 |
T424 |
0 |
253 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
223 |
0 |
0 |
T18 |
138942 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T55 |
44480 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T106 |
533338 |
0 |
0 |
0 |
T123 |
0 |
10 |
0 |
0 |
T347 |
68563 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T423 |
0 |
1 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
T425 |
54406 |
0 |
0 |
0 |
T426 |
59541 |
0 |
0 |
0 |
T427 |
328910 |
0 |
0 |
0 |
T428 |
56179 |
0 |
0 |
0 |
T429 |
281595 |
0 |
0 |
0 |
T430 |
11369 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T123,T140 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T140 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T123,T140 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T103,T123,T140 |
1 | 1 | Covered | T103,T123,T140 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T123,T140 |
0 |
0 |
1 |
Covered |
T103,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T123,T140 |
0 |
0 |
1 |
Covered |
T103,T123,T140 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
82414 |
0 |
0 |
T103 |
43421 |
374 |
0 |
0 |
T123 |
0 |
6002 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
747 |
0 |
0 |
T141 |
0 |
5218 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
3976 |
0 |
0 |
T386 |
0 |
477 |
0 |
0 |
T387 |
0 |
599 |
0 |
0 |
T400 |
0 |
802 |
0 |
0 |
T401 |
0 |
424 |
0 |
0 |
T413 |
0 |
871 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T103 |
43421 |
1 |
0 |
0 |
T123 |
0 |
14 |
0 |
0 |
T130 |
70236 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
13 |
0 |
0 |
T300 |
36721 |
0 |
0 |
0 |
T374 |
36291 |
0 |
0 |
0 |
T384 |
0 |
10 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T431 |
55050 |
0 |
0 |
0 |
T432 |
532150 |
0 |
0 |
0 |
T433 |
37381 |
0 |
0 |
0 |
T434 |
56329 |
0 |
0 |
0 |
T435 |
141831 |
0 |
0 |
0 |
T436 |
73964 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
78688 |
0 |
0 |
T123 |
638760 |
5469 |
0 |
0 |
T140 |
127711 |
825 |
0 |
0 |
T141 |
634232 |
2408 |
0 |
0 |
T384 |
647776 |
2706 |
0 |
0 |
T386 |
72358 |
372 |
0 |
0 |
T387 |
70695 |
588 |
0 |
0 |
T400 |
96378 |
875 |
0 |
0 |
T401 |
70131 |
384 |
0 |
0 |
T413 |
87122 |
911 |
0 |
0 |
T414 |
134811 |
861 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
197 |
0 |
0 |
T123 |
638760 |
13 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
6 |
0 |
0 |
T384 |
647776 |
7 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T123,T140,T128 |
1 | 1 | Covered | T123,T140,T128 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T123,T140,T128 |
0 |
0 |
1 |
Covered |
T123,T140,T128 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
81835 |
0 |
0 |
T123 |
638760 |
3242 |
0 |
0 |
T140 |
127711 |
623 |
0 |
0 |
T141 |
634232 |
5939 |
0 |
0 |
T384 |
647776 |
4648 |
0 |
0 |
T386 |
72358 |
460 |
0 |
0 |
T387 |
70695 |
594 |
0 |
0 |
T400 |
96378 |
744 |
0 |
0 |
T401 |
70131 |
482 |
0 |
0 |
T413 |
87122 |
839 |
0 |
0 |
T414 |
134811 |
959 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
207 |
0 |
0 |
T123 |
638760 |
8 |
0 |
0 |
T140 |
127711 |
2 |
0 |
0 |
T141 |
634232 |
15 |
0 |
0 |
T384 |
647776 |
12 |
0 |
0 |
T386 |
72358 |
1 |
0 |
0 |
T387 |
70695 |
2 |
0 |
0 |
T400 |
96378 |
2 |
0 |
0 |
T401 |
70131 |
1 |
0 |
0 |
T413 |
87122 |
2 |
0 |
0 |
T414 |
134811 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T61,T63,T88 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T61,T63,T88 |
1 | 1 | Covered | T61,T63,T88 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T61,T63,T88 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T61,T63,T88 |
1 | 1 | Covered | T61,T63,T88 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T61,T63,T88 |
0 |
0 |
1 |
Covered |
T61,T63,T88 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T61,T63,T88 |
0 |
0 |
1 |
Covered |
T61,T63,T88 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
75998 |
0 |
0 |
T61 |
35181 |
324 |
0 |
0 |
T62 |
53005 |
0 |
0 |
0 |
T63 |
0 |
313 |
0 |
0 |
T88 |
0 |
303 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
1924 |
0 |
0 |
T138 |
49903 |
0 |
0 |
0 |
T140 |
0 |
681 |
0 |
0 |
T141 |
0 |
2393 |
0 |
0 |
T194 |
17646 |
0 |
0 |
0 |
T365 |
63738 |
0 |
0 |
0 |
T386 |
0 |
467 |
0 |
0 |
T387 |
0 |
590 |
0 |
0 |
T400 |
0 |
794 |
0 |
0 |
T401 |
0 |
479 |
0 |
0 |
T437 |
91195 |
0 |
0 |
0 |
T438 |
128247 |
0 |
0 |
0 |
T439 |
18612 |
0 |
0 |
0 |
T440 |
16865 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1838300 |
1611927 |
0 |
0 |
T1 |
1035 |
862 |
0 |
0 |
T2 |
723 |
550 |
0 |
0 |
T3 |
1068 |
894 |
0 |
0 |
T4 |
15439 |
15201 |
0 |
0 |
T5 |
1597 |
1426 |
0 |
0 |
T6 |
1851 |
1610 |
0 |
0 |
T7 |
366 |
133 |
0 |
0 |
T8 |
3453 |
3218 |
0 |
0 |
T80 |
792 |
617 |
0 |
0 |
T81 |
492 |
320 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
191 |
0 |
0 |
T61 |
35181 |
1 |
0 |
0 |
T62 |
53005 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T102 |
62875 |
0 |
0 |
0 |
T123 |
0 |
5 |
0 |
0 |
T138 |
49903 |
0 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T194 |
17646 |
0 |
0 |
0 |
T365 |
63738 |
0 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
T401 |
0 |
1 |
0 |
0 |
T437 |
91195 |
0 |
0 |
0 |
T438 |
128247 |
0 |
0 |
0 |
T439 |
18612 |
0 |
0 |
0 |
T440 |
16865 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147917243 |
147095819 |
0 |
0 |
T1 |
102537 |
101870 |
0 |
0 |
T2 |
31956 |
31526 |
0 |
0 |
T3 |
67975 |
67664 |
0 |
0 |
T4 |
181995 |
181845 |
0 |
0 |
T5 |
157699 |
157375 |
0 |
0 |
T6 |
62754 |
62187 |
0 |
0 |
T7 |
16159 |
14620 |
0 |
0 |
T8 |
374253 |
373608 |
0 |
0 |
T80 |
51255 |
50673 |
0 |
0 |
T81 |
40400 |
39400 |
0 |
0 |