Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T18,T55 |
| 1 | 0 | Covered | T27,T18,T55 |
| 1 | 1 | Covered | T27,T18,T55 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T27,T18,T55 |
| 1 | 0 | Covered | T27,T18,T55 |
| 1 | 1 | Covered | T27,T18,T55 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14418 |
0 |
0 |
| T18 |
4333 |
2 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T27 |
25866 |
2 |
0 |
0 |
| T28 |
465 |
0 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T73 |
63096 |
0 |
0 |
0 |
| T82 |
279416 |
0 |
0 |
0 |
| T88 |
520 |
0 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
4 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T113 |
59134 |
0 |
0 |
0 |
| T114 |
42867 |
0 |
0 |
0 |
| T115 |
36785 |
0 |
0 |
0 |
| T116 |
25307 |
0 |
0 |
0 |
| T117 |
47133 |
0 |
0 |
0 |
| T118 |
66150 |
0 |
0 |
0 |
| T119 |
23266 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T160 |
0 |
2 |
0 |
0 |
| T177 |
2018 |
0 |
0 |
0 |
| T228 |
2484 |
0 |
0 |
0 |
| T275 |
2828 |
0 |
0 |
0 |
| T326 |
806 |
0 |
0 |
0 |
| T379 |
0 |
6 |
0 |
0 |
| T380 |
124463 |
6 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T392 |
407 |
0 |
0 |
0 |
| T393 |
892 |
0 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
1468 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14432 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T27 |
51289 |
3 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T60 |
359 |
0 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T73 |
125419 |
0 |
0 |
0 |
| T82 |
556195 |
0 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
4 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T113 |
117525 |
0 |
0 |
0 |
| T114 |
85127 |
0 |
0 |
0 |
| T115 |
73025 |
0 |
0 |
0 |
| T116 |
50140 |
0 |
0 |
0 |
| T117 |
93604 |
0 |
0 |
0 |
| T118 |
131406 |
0 |
0 |
0 |
| T119 |
46066 |
0 |
0 |
0 |
| T123 |
0 |
2 |
0 |
0 |
| T159 |
344058 |
2 |
0 |
0 |
| T160 |
387138 |
2 |
0 |
0 |
| T376 |
510909 |
0 |
0 |
0 |
| T379 |
236286 |
6 |
0 |
0 |
| T380 |
380037 |
6 |
0 |
0 |
| T381 |
154395 |
3 |
0 |
0 |
| T382 |
213741 |
1 |
0 |
0 |
| T401 |
278358 |
0 |
0 |
0 |
| T402 |
253923 |
0 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T410 |
434754 |
2 |
0 |
0 |