Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T27,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T27,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
297 |
0 |
0 |
T27 |
443 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T73 |
773 |
0 |
0 |
0 |
T82 |
2637 |
0 |
0 |
0 |
T113 |
743 |
0 |
0 |
0 |
T114 |
607 |
0 |
0 |
0 |
T115 |
545 |
0 |
0 |
0 |
T116 |
474 |
0 |
0 |
0 |
T117 |
662 |
0 |
0 |
0 |
T118 |
894 |
0 |
0 |
0 |
T119 |
466 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
301 |
0 |
0 |
T27 |
25423 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
5 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T113 |
58391 |
0 |
0 |
0 |
T114 |
42260 |
0 |
0 |
0 |
T115 |
36240 |
0 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T123 |
0 |
3 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T27,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T27,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
298 |
0 |
0 |
T27 |
25423 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T113 |
58391 |
0 |
0 |
0 |
T114 |
42260 |
0 |
0 |
0 |
T115 |
36240 |
0 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
298 |
0 |
0 |
T27 |
443 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T73 |
773 |
0 |
0 |
0 |
T82 |
2637 |
0 |
0 |
0 |
T113 |
743 |
0 |
0 |
0 |
T114 |
607 |
0 |
0 |
0 |
T115 |
545 |
0 |
0 |
0 |
T116 |
474 |
0 |
0 |
0 |
T117 |
662 |
0 |
0 |
0 |
T118 |
894 |
0 |
0 |
0 |
T119 |
466 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
315 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
315 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
315 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
315 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
265 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
265 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
265 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
265 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
290 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
290 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
290 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
290 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T380,T379 |
1 | 1 | Covered | T60,T379,T410 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T379,T410 |
1 | 1 | Covered | T60,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
295 |
0 |
0 |
T60 |
359 |
2 |
0 |
0 |
T145 |
867 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
3381 |
0 |
0 |
0 |
T415 |
587 |
0 |
0 |
0 |
T416 |
12425 |
0 |
0 |
0 |
T417 |
1155 |
0 |
0 |
0 |
T418 |
558 |
0 |
0 |
0 |
T419 |
488 |
0 |
0 |
0 |
T420 |
372 |
0 |
0 |
0 |
T421 |
675 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
296 |
0 |
0 |
T60 |
20670 |
3 |
0 |
0 |
T145 |
58254 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
393030 |
0 |
0 |
0 |
T415 |
37017 |
0 |
0 |
0 |
T416 |
145271 |
0 |
0 |
0 |
T417 |
48839 |
0 |
0 |
0 |
T418 |
48330 |
0 |
0 |
0 |
T419 |
36638 |
0 |
0 |
0 |
T420 |
20298 |
0 |
0 |
0 |
T421 |
60542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T380,T379 |
1 | 1 | Covered | T60,T379,T410 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T379,T410 |
1 | 1 | Covered | T60,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
295 |
0 |
0 |
T60 |
20670 |
2 |
0 |
0 |
T145 |
58254 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
393030 |
0 |
0 |
0 |
T415 |
37017 |
0 |
0 |
0 |
T416 |
145271 |
0 |
0 |
0 |
T417 |
48839 |
0 |
0 |
0 |
T418 |
48330 |
0 |
0 |
0 |
T419 |
36638 |
0 |
0 |
0 |
T420 |
20298 |
0 |
0 |
0 |
T421 |
60542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
295 |
0 |
0 |
T60 |
359 |
2 |
0 |
0 |
T145 |
867 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
3381 |
0 |
0 |
0 |
T415 |
587 |
0 |
0 |
0 |
T416 |
12425 |
0 |
0 |
0 |
T417 |
1155 |
0 |
0 |
0 |
T418 |
558 |
0 |
0 |
0 |
T419 |
488 |
0 |
0 |
0 |
T420 |
372 |
0 |
0 |
0 |
T421 |
675 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T18,T19,T61 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T18,T19,T61 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
299 |
0 |
0 |
T18 |
4333 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T28 |
465 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T88 |
520 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T122 |
0 |
4 |
0 |
0 |
T177 |
2018 |
0 |
0 |
0 |
T228 |
2484 |
0 |
0 |
0 |
T275 |
2828 |
0 |
0 |
0 |
T326 |
806 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
407 |
0 |
0 |
0 |
T393 |
892 |
0 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T411 |
1468 |
0 |
0 |
0 |
T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T18 |
175493 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T28 |
25386 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T88 |
34036 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T122 |
0 |
4 |
0 |
0 |
T177 |
207370 |
0 |
0 |
0 |
T228 |
241321 |
0 |
0 |
0 |
T275 |
304174 |
0 |
0 |
0 |
T326 |
65723 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
22707 |
0 |
0 |
0 |
T393 |
57023 |
0 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T411 |
55861 |
0 |
0 |
0 |
T422 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T18,T19,T61 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T18,T19,T61 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T18 |
175493 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T28 |
25386 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T88 |
34036 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T122 |
0 |
4 |
0 |
0 |
T177 |
207370 |
0 |
0 |
0 |
T228 |
241321 |
0 |
0 |
0 |
T275 |
304174 |
0 |
0 |
0 |
T326 |
65723 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
22707 |
0 |
0 |
0 |
T393 |
57023 |
0 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T411 |
55861 |
0 |
0 |
0 |
T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
299 |
0 |
0 |
T18 |
4333 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T28 |
465 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T88 |
520 |
0 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T122 |
0 |
4 |
0 |
0 |
T177 |
2018 |
0 |
0 |
0 |
T228 |
2484 |
0 |
0 |
0 |
T275 |
2828 |
0 |
0 |
0 |
T326 |
806 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
407 |
0 |
0 |
0 |
T393 |
892 |
0 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T411 |
1468 |
0 |
0 |
0 |
T422 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T380,T379 |
1 | 1 | Covered | T112,T379,T410 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T379,T410 |
1 | 1 | Covered | T112,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
291 |
0 |
0 |
T112 |
1127 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
466 |
0 |
0 |
0 |
T425 |
862 |
0 |
0 |
0 |
T426 |
1503 |
0 |
0 |
0 |
T427 |
406 |
0 |
0 |
0 |
T428 |
497 |
0 |
0 |
0 |
T429 |
329 |
0 |
0 |
0 |
T430 |
504 |
0 |
0 |
0 |
T431 |
408 |
0 |
0 |
0 |
T432 |
623 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
292 |
0 |
0 |
T112 |
43427 |
3 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
28724 |
0 |
0 |
0 |
T425 |
66534 |
0 |
0 |
0 |
T426 |
157571 |
0 |
0 |
0 |
T427 |
15208 |
0 |
0 |
0 |
T428 |
32415 |
0 |
0 |
0 |
T429 |
15862 |
0 |
0 |
0 |
T430 |
21151 |
0 |
0 |
0 |
T431 |
23519 |
0 |
0 |
0 |
T432 |
41246 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T380,T379 |
1 | 1 | Covered | T112,T379,T410 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T379,T410 |
1 | 1 | Covered | T112,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
291 |
0 |
0 |
T112 |
43427 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
28724 |
0 |
0 |
0 |
T425 |
66534 |
0 |
0 |
0 |
T426 |
157571 |
0 |
0 |
0 |
T427 |
15208 |
0 |
0 |
0 |
T428 |
32415 |
0 |
0 |
0 |
T429 |
15862 |
0 |
0 |
0 |
T430 |
21151 |
0 |
0 |
0 |
T431 |
23519 |
0 |
0 |
0 |
T432 |
41246 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
291 |
0 |
0 |
T112 |
1127 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
466 |
0 |
0 |
0 |
T425 |
862 |
0 |
0 |
0 |
T426 |
1503 |
0 |
0 |
0 |
T427 |
406 |
0 |
0 |
0 |
T428 |
497 |
0 |
0 |
0 |
T429 |
329 |
0 |
0 |
0 |
T430 |
504 |
0 |
0 |
0 |
T431 |
408 |
0 |
0 |
0 |
T432 |
623 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
299 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
62 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
299 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
62 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T55,T56,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T55,T56,T59 |
1 | 1 | Covered | T27,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
314 |
0 |
0 |
T27 |
443 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T73 |
773 |
0 |
0 |
0 |
T82 |
2637 |
0 |
0 |
0 |
T113 |
743 |
0 |
0 |
0 |
T114 |
607 |
0 |
0 |
0 |
T115 |
545 |
0 |
0 |
0 |
T116 |
474 |
0 |
0 |
0 |
T117 |
662 |
0 |
0 |
0 |
T118 |
894 |
0 |
0 |
0 |
T119 |
466 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
314 |
0 |
0 |
T27 |
25423 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T113 |
58391 |
0 |
0 |
0 |
T114 |
42260 |
0 |
0 |
0 |
T115 |
36240 |
0 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T27,T55,T56 |
1 | 1 | Covered | T55,T56,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T27,T55,T56 |
1 | 0 | Covered | T55,T56,T59 |
1 | 1 | Covered | T27,T55,T56 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
314 |
0 |
0 |
T27 |
25423 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T113 |
58391 |
0 |
0 |
0 |
T114 |
42260 |
0 |
0 |
0 |
T115 |
36240 |
0 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
314 |
0 |
0 |
T27 |
443 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T73 |
773 |
0 |
0 |
0 |
T82 |
2637 |
0 |
0 |
0 |
T113 |
743 |
0 |
0 |
0 |
T114 |
607 |
0 |
0 |
0 |
T115 |
545 |
0 |
0 |
0 |
T116 |
474 |
0 |
0 |
0 |
T117 |
662 |
0 |
0 |
0 |
T118 |
894 |
0 |
0 |
0 |
T119 |
466 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
278 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
278 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
278 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
278 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
293 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
294 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
294 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
294 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
304 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
304 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
304 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
304 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T380,T379 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T60,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
312 |
0 |
0 |
T60 |
359 |
1 |
0 |
0 |
T145 |
867 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
3381 |
0 |
0 |
0 |
T415 |
587 |
0 |
0 |
0 |
T416 |
12425 |
0 |
0 |
0 |
T417 |
1155 |
0 |
0 |
0 |
T418 |
558 |
0 |
0 |
0 |
T419 |
488 |
0 |
0 |
0 |
T420 |
372 |
0 |
0 |
0 |
T421 |
675 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
312 |
0 |
0 |
T60 |
20670 |
1 |
0 |
0 |
T145 |
58254 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
393030 |
0 |
0 |
0 |
T415 |
37017 |
0 |
0 |
0 |
T416 |
145271 |
0 |
0 |
0 |
T417 |
48839 |
0 |
0 |
0 |
T418 |
48330 |
0 |
0 |
0 |
T419 |
36638 |
0 |
0 |
0 |
T420 |
20298 |
0 |
0 |
0 |
T421 |
60542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T60,T380,T379 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T60,T380,T379 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T60,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
312 |
0 |
0 |
T60 |
20670 |
1 |
0 |
0 |
T145 |
58254 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
393030 |
0 |
0 |
0 |
T415 |
37017 |
0 |
0 |
0 |
T416 |
145271 |
0 |
0 |
0 |
T417 |
48839 |
0 |
0 |
0 |
T418 |
48330 |
0 |
0 |
0 |
T419 |
36638 |
0 |
0 |
0 |
T420 |
20298 |
0 |
0 |
0 |
T421 |
60542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
312 |
0 |
0 |
T60 |
359 |
1 |
0 |
0 |
T145 |
867 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T414 |
3381 |
0 |
0 |
0 |
T415 |
587 |
0 |
0 |
0 |
T416 |
12425 |
0 |
0 |
0 |
T417 |
1155 |
0 |
0 |
0 |
T418 |
558 |
0 |
0 |
0 |
T419 |
488 |
0 |
0 |
0 |
T420 |
372 |
0 |
0 |
0 |
T421 |
675 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T61,T110,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T61,T110,T122 |
1 | 1 | Covered | T18,T19,T61 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
300 |
0 |
0 |
T18 |
4333 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T28 |
465 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T88 |
520 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T122 |
0 |
2 |
0 |
0 |
T177 |
2018 |
0 |
0 |
0 |
T228 |
2484 |
0 |
0 |
0 |
T275 |
2828 |
0 |
0 |
0 |
T326 |
806 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
407 |
0 |
0 |
0 |
T393 |
892 |
0 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T411 |
1468 |
0 |
0 |
0 |
T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
300 |
0 |
0 |
T18 |
175493 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T28 |
25386 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T88 |
34036 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T122 |
0 |
2 |
0 |
0 |
T177 |
207370 |
0 |
0 |
0 |
T228 |
241321 |
0 |
0 |
0 |
T275 |
304174 |
0 |
0 |
0 |
T326 |
65723 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
22707 |
0 |
0 |
0 |
T393 |
57023 |
0 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T411 |
55861 |
0 |
0 |
0 |
T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T18,T19,T61 |
1 | 1 | Covered | T61,T110,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T19,T61 |
1 | 0 | Covered | T61,T110,T122 |
1 | 1 | Covered | T18,T19,T61 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
300 |
0 |
0 |
T18 |
175493 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T28 |
25386 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T88 |
34036 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T122 |
0 |
2 |
0 |
0 |
T177 |
207370 |
0 |
0 |
0 |
T228 |
241321 |
0 |
0 |
0 |
T275 |
304174 |
0 |
0 |
0 |
T326 |
65723 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
22707 |
0 |
0 |
0 |
T393 |
57023 |
0 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T411 |
55861 |
0 |
0 |
0 |
T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
300 |
0 |
0 |
T18 |
4333 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T28 |
465 |
0 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T88 |
520 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T111 |
0 |
1 |
0 |
0 |
T122 |
0 |
2 |
0 |
0 |
T177 |
2018 |
0 |
0 |
0 |
T228 |
2484 |
0 |
0 |
0 |
T275 |
2828 |
0 |
0 |
0 |
T326 |
806 |
0 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T392 |
407 |
0 |
0 |
0 |
T393 |
892 |
0 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T411 |
1468 |
0 |
0 |
0 |
T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T380,T379 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T112,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
290 |
0 |
0 |
T112 |
1127 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
466 |
0 |
0 |
0 |
T425 |
862 |
0 |
0 |
0 |
T426 |
1503 |
0 |
0 |
0 |
T427 |
406 |
0 |
0 |
0 |
T428 |
497 |
0 |
0 |
0 |
T429 |
329 |
0 |
0 |
0 |
T430 |
504 |
0 |
0 |
0 |
T431 |
408 |
0 |
0 |
0 |
T432 |
623 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
290 |
0 |
0 |
T112 |
43427 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
28724 |
0 |
0 |
0 |
T425 |
66534 |
0 |
0 |
0 |
T426 |
157571 |
0 |
0 |
0 |
T427 |
15208 |
0 |
0 |
0 |
T428 |
32415 |
0 |
0 |
0 |
T429 |
15862 |
0 |
0 |
0 |
T430 |
21151 |
0 |
0 |
0 |
T431 |
23519 |
0 |
0 |
0 |
T432 |
41246 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T112,T380,T379 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T112,T380,T379 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T112,T380,T379 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
290 |
0 |
0 |
T112 |
43427 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
28724 |
0 |
0 |
0 |
T425 |
66534 |
0 |
0 |
0 |
T426 |
157571 |
0 |
0 |
0 |
T427 |
15208 |
0 |
0 |
0 |
T428 |
32415 |
0 |
0 |
0 |
T429 |
15862 |
0 |
0 |
0 |
T430 |
21151 |
0 |
0 |
0 |
T431 |
23519 |
0 |
0 |
0 |
T432 |
41246 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
290 |
0 |
0 |
T112 |
1127 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T424 |
466 |
0 |
0 |
0 |
T425 |
862 |
0 |
0 |
0 |
T426 |
1503 |
0 |
0 |
0 |
T427 |
406 |
0 |
0 |
0 |
T428 |
497 |
0 |
0 |
0 |
T429 |
329 |
0 |
0 |
0 |
T430 |
504 |
0 |
0 |
0 |
T431 |
408 |
0 |
0 |
0 |
T432 |
623 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
259 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
259 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
259 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
259 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
330 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
330 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
330 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
330 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T115,T120,T121 |
1 | 0 | Covered | T115,T120,T121 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T115,T120,T121 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T115,T120,T121 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
270 |
0 |
0 |
T19 |
4936 |
0 |
0 |
0 |
T120 |
543 |
1 |
0 |
0 |
T137 |
756 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T231 |
1377 |
0 |
0 |
0 |
T264 |
3364 |
0 |
0 |
0 |
T288 |
934 |
0 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
T402 |
0 |
2 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T714 |
957 |
0 |
0 |
0 |
T715 |
349 |
0 |
0 |
0 |
T716 |
889 |
0 |
0 |
0 |
T717 |
641 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
272 |
0 |
0 |
T45 |
508120 |
0 |
0 |
0 |
T62 |
89319 |
0 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T115 |
36240 |
1 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T142 |
54582 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T115,T120,T121 |
1 | 0 | Covered | T120,T380,T379 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T115,T120,T121 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T115,T120,T121 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
272 |
0 |
0 |
T45 |
508120 |
0 |
0 |
0 |
T62 |
89319 |
0 |
0 |
0 |
T73 |
62323 |
0 |
0 |
0 |
T82 |
276779 |
0 |
0 |
0 |
T115 |
36240 |
1 |
0 |
0 |
T116 |
24833 |
0 |
0 |
0 |
T117 |
46471 |
0 |
0 |
0 |
T118 |
65256 |
0 |
0 |
0 |
T119 |
22800 |
0 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T142 |
54582 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
272 |
0 |
0 |
T45 |
4539 |
0 |
0 |
0 |
T62 |
1456 |
0 |
0 |
0 |
T73 |
773 |
0 |
0 |
0 |
T82 |
2637 |
0 |
0 |
0 |
T115 |
545 |
1 |
0 |
0 |
T116 |
474 |
0 |
0 |
0 |
T117 |
662 |
0 |
0 |
0 |
T118 |
894 |
0 |
0 |
0 |
T119 |
466 |
0 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
0 |
1 |
0 |
0 |
T142 |
943 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T379 |
0 |
2 |
0 |
0 |
T380 |
0 |
2 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
298 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T380,T379,T381 |
1 | 1 | Covered | T379,T410,T401 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T380,T379,T381 |
1 | 0 | Covered | T379,T410,T401 |
1 | 1 | Covered | T380,T379,T381 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155280755 |
299 |
0 |
0 |
T159 |
112905 |
2 |
0 |
0 |
T160 |
126991 |
2 |
0 |
0 |
T376 |
156853 |
64 |
0 |
0 |
T379 |
77870 |
2 |
0 |
0 |
T380 |
124463 |
2 |
0 |
0 |
T381 |
50711 |
1 |
0 |
0 |
T382 |
70144 |
1 |
0 |
0 |
T401 |
91804 |
2 |
0 |
0 |
T402 |
83718 |
2 |
0 |
0 |
T410 |
133501 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1899910 |
299 |
0 |
0 |
T159 |
1781 |
2 |
0 |
0 |
T160 |
2055 |
2 |
0 |
0 |
T376 |
13450 |
64 |
0 |
0 |
T379 |
892 |
2 |
0 |
0 |
T380 |
2216 |
2 |
0 |
0 |
T381 |
754 |
1 |
0 |
0 |
T382 |
1103 |
1 |
0 |
0 |
T401 |
982 |
2 |
0 |
0 |
T402 |
923 |
2 |
0 |
0 |
T410 |
11417 |
2 |
0 |
0 |