Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.35 96.47 89.29 87.38 100.00 63.64 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1058507792 4426 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1058507792 4426 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1058507792 4426 0 0
T1 219930 4 0 0
T2 610375 1 0 0
T3 82768 1 0 0
T4 266866 4 0 0
T31 233232 4 0 0
T49 114604 0 0 0
T54 493951 6 0 0
T58 450658 2 0 0
T59 131504 2 0 0
T60 152022 2 0 0
T119 237771 4 0 0
T180 85955 12 0 0
T181 0 8 0 0
T182 0 8 0 0
T252 194675 0 0 0
T276 184991 0 0 0
T283 159082 0 0 0
T284 240871 0 0 0
T304 0 5 0 0
T305 0 8 0 0
T306 0 5 0 0
T307 158267 0 0 0
T308 78015 0 0 0
T309 342987 0 0 0
T310 290563 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1058507792 4426 0 0
T1 219930 4 0 0
T2 610375 1 0 0
T3 82768 1 0 0
T4 266866 4 0 0
T31 233232 4 0 0
T49 114604 0 0 0
T54 493951 6 0 0
T58 450658 2 0 0
T59 131504 2 0 0
T60 152022 2 0 0
T119 237771 4 0 0
T180 85955 12 0 0
T181 0 8 0 0
T182 0 8 0 0
T252 194675 0 0 0
T276 184991 0 0 0
T283 159082 0 0 0
T284 240871 0 0 0
T304 0 5 0 0
T305 0 8 0 0
T306 0 5 0 0
T307 158267 0 0 0
T308 78015 0 0 0
T309 342987 0 0 0
T310 290563 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529253896 46 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529253896 46 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529253896 46 0 0
T49 114604 0 0 0
T180 85955 12 0 0
T181 0 8 0 0
T182 0 8 0 0
T252 194675 0 0 0
T276 184991 0 0 0
T283 159082 0 0 0
T284 240871 0 0 0
T304 0 5 0 0
T305 0 8 0 0
T306 0 5 0 0
T307 158267 0 0 0
T308 78015 0 0 0
T309 342987 0 0 0
T310 290563 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529253896 46 0 0
T49 114604 0 0 0
T180 85955 12 0 0
T181 0 8 0 0
T182 0 8 0 0
T252 194675 0 0 0
T276 184991 0 0 0
T283 159082 0 0 0
T284 240871 0 0 0
T304 0 5 0 0
T305 0 8 0 0
T306 0 5 0 0
T307 158267 0 0 0
T308 78015 0 0 0
T309 342987 0 0 0
T310 290563 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529253896 4380 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529253896 4380 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529253896 4380 0 0
T1 219930 4 0 0
T2 610375 1 0 0
T3 82768 1 0 0
T4 266866 4 0 0
T31 233232 4 0 0
T54 493951 6 0 0
T58 450658 2 0 0
T59 131504 2 0 0
T60 152022 2 0 0
T119 237771 4 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529253896 4380 0 0
T1 219930 4 0 0
T2 610375 1 0 0
T3 82768 1 0 0
T4 266866 4 0 0
T31 233232 4 0 0
T54 493951 6 0 0
T58 450658 2 0 0
T59 131504 2 0 0
T60 152022 2 0 0
T119 237771 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%