Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T60,T52 |
| 1 | 0 | Covered | T16,T60,T52 |
| 1 | 1 | Covered | T16,T60,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T60,T52 |
| 1 | 0 | Covered | T16,T60,T52 |
| 1 | 1 | Covered | T16,T60,T52 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12357 |
0 |
0 |
| T11 |
26892 |
0 |
0 |
0 |
| T16 |
4146 |
4 |
0 |
0 |
| T40 |
4258 |
0 |
0 |
0 |
| T51 |
0 |
6 |
0 |
0 |
| T52 |
34287 |
7 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T79 |
595 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
585 |
0 |
0 |
0 |
| T98 |
476 |
0 |
0 |
0 |
| T99 |
384 |
0 |
0 |
0 |
| T100 |
478 |
0 |
0 |
0 |
| T101 |
426 |
0 |
0 |
0 |
| T102 |
1223 |
0 |
0 |
0 |
| T103 |
422 |
0 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T117 |
115152 |
0 |
0 |
0 |
| T148 |
73609 |
3 |
0 |
0 |
| T149 |
0 |
6 |
0 |
0 |
| T354 |
55343 |
0 |
0 |
0 |
| T382 |
0 |
16 |
0 |
0 |
| T383 |
0 |
22 |
0 |
0 |
| T384 |
0 |
6 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
18 |
0 |
0 |
| T412 |
0 |
8 |
0 |
0 |
| T413 |
227880 |
0 |
0 |
0 |
| T414 |
71704 |
0 |
0 |
0 |
| T415 |
21604 |
0 |
0 |
0 |
| T416 |
53278 |
0 |
0 |
0 |
| T417 |
310520 |
0 |
0 |
0 |
| T418 |
42568 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12370 |
0 |
0 |
| T11 |
26892 |
0 |
0 |
0 |
| T16 |
156563 |
4 |
0 |
0 |
| T40 |
484746 |
0 |
0 |
0 |
| T51 |
0 |
7 |
0 |
0 |
| T52 |
34287 |
7 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T54 |
0 |
8 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T79 |
43932 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
36638 |
0 |
0 |
0 |
| T98 |
34935 |
0 |
0 |
0 |
| T99 |
19585 |
0 |
0 |
0 |
| T100 |
24151 |
0 |
0 |
0 |
| T101 |
19745 |
0 |
0 |
0 |
| T102 |
62941 |
0 |
0 |
0 |
| T103 |
23282 |
0 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T117 |
115152 |
0 |
0 |
0 |
| T148 |
1317 |
3 |
0 |
0 |
| T149 |
0 |
6 |
0 |
0 |
| T354 |
55343 |
0 |
0 |
0 |
| T382 |
0 |
16 |
0 |
0 |
| T383 |
0 |
22 |
0 |
0 |
| T384 |
0 |
6 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
18 |
0 |
0 |
| T412 |
0 |
8 |
0 |
0 |
| T413 |
227880 |
0 |
0 |
0 |
| T414 |
71704 |
0 |
0 |
0 |
| T415 |
21604 |
0 |
0 |
0 |
| T416 |
53278 |
0 |
0 |
0 |
| T417 |
310520 |
0 |
0 |
0 |
| T418 |
42568 |
0 |
0 |
0 |