Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T51,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T51,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
245 |
0 |
0 |
T11 |
395 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
526 |
4 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T117 |
1262 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
722 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T413 |
2116 |
0 |
0 |
0 |
T414 |
1083 |
0 |
0 |
0 |
T415 |
365 |
0 |
0 |
0 |
T416 |
628 |
0 |
0 |
0 |
T417 |
2797 |
0 |
0 |
0 |
T418 |
576 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
248 |
0 |
0 |
T11 |
26497 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
33761 |
5 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T117 |
113890 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
54621 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T413 |
225764 |
0 |
0 |
0 |
T414 |
70621 |
0 |
0 |
0 |
T415 |
21239 |
0 |
0 |
0 |
T416 |
52650 |
0 |
0 |
0 |
T417 |
307723 |
0 |
0 |
0 |
T418 |
41992 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T51,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T51,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
246 |
0 |
0 |
T11 |
26497 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
33761 |
4 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T117 |
113890 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
54621 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T413 |
225764 |
0 |
0 |
0 |
T414 |
70621 |
0 |
0 |
0 |
T415 |
21239 |
0 |
0 |
0 |
T416 |
52650 |
0 |
0 |
0 |
T417 |
307723 |
0 |
0 |
0 |
T418 |
41992 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
246 |
0 |
0 |
T11 |
395 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
526 |
4 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T117 |
1262 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
722 |
0 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T413 |
2116 |
0 |
0 |
0 |
T414 |
1083 |
0 |
0 |
0 |
T415 |
365 |
0 |
0 |
0 |
T416 |
628 |
0 |
0 |
0 |
T417 |
2797 |
0 |
0 |
0 |
T418 |
576 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
252 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
4 |
0 |
0 |
T383 |
2777 |
12 |
0 |
0 |
T384 |
6140 |
7 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
6 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
252 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
4 |
0 |
0 |
T383 |
305953 |
12 |
0 |
0 |
T384 |
693399 |
7 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
6 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
252 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
4 |
0 |
0 |
T383 |
305953 |
12 |
0 |
0 |
T384 |
693399 |
7 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
6 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
252 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
4 |
0 |
0 |
T383 |
2777 |
12 |
0 |
0 |
T384 |
6140 |
7 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
6 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
257 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
11 |
0 |
0 |
T383 |
2777 |
6 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T404 |
5774 |
10 |
0 |
0 |
T411 |
5577 |
2 |
0 |
0 |
T412 |
5275 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
257 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
11 |
0 |
0 |
T383 |
305953 |
6 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T404 |
654987 |
10 |
0 |
0 |
T411 |
631242 |
2 |
0 |
0 |
T412 |
598478 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
257 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
11 |
0 |
0 |
T383 |
305953 |
6 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T404 |
654987 |
10 |
0 |
0 |
T411 |
631242 |
2 |
0 |
0 |
T412 |
598478 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
257 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
11 |
0 |
0 |
T383 |
2777 |
6 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T404 |
5774 |
10 |
0 |
0 |
T411 |
5577 |
2 |
0 |
0 |
T412 |
5275 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T148,T149 |
1 | 1 | Covered | T57,T382,T383 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T382,T383 |
1 | 1 | Covered | T57,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
240 |
0 |
0 |
T57 |
471 |
2 |
0 |
0 |
T81 |
2674 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
999 |
0 |
0 |
0 |
T376 |
575 |
0 |
0 |
0 |
T382 |
0 |
5 |
0 |
0 |
T383 |
0 |
6 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T412 |
0 |
16 |
0 |
0 |
T422 |
742 |
0 |
0 |
0 |
T423 |
3736 |
0 |
0 |
0 |
T424 |
783 |
0 |
0 |
0 |
T425 |
2873 |
0 |
0 |
0 |
T426 |
2452 |
0 |
0 |
0 |
T427 |
2712 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
241 |
0 |
0 |
T57 |
22389 |
3 |
0 |
0 |
T81 |
276878 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
65268 |
0 |
0 |
0 |
T376 |
39742 |
0 |
0 |
0 |
T382 |
0 |
5 |
0 |
0 |
T383 |
0 |
6 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T412 |
0 |
16 |
0 |
0 |
T422 |
42056 |
0 |
0 |
0 |
T423 |
291075 |
0 |
0 |
0 |
T424 |
57831 |
0 |
0 |
0 |
T425 |
320656 |
0 |
0 |
0 |
T426 |
264614 |
0 |
0 |
0 |
T427 |
154774 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T148,T149 |
1 | 1 | Covered | T57,T382,T383 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T382,T383 |
1 | 1 | Covered | T57,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
240 |
0 |
0 |
T57 |
22389 |
2 |
0 |
0 |
T81 |
276878 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
65268 |
0 |
0 |
0 |
T376 |
39742 |
0 |
0 |
0 |
T382 |
0 |
5 |
0 |
0 |
T383 |
0 |
6 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T412 |
0 |
16 |
0 |
0 |
T422 |
42056 |
0 |
0 |
0 |
T423 |
291075 |
0 |
0 |
0 |
T424 |
57831 |
0 |
0 |
0 |
T425 |
320656 |
0 |
0 |
0 |
T426 |
264614 |
0 |
0 |
0 |
T427 |
154774 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
240 |
0 |
0 |
T57 |
471 |
2 |
0 |
0 |
T81 |
2674 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
999 |
0 |
0 |
0 |
T376 |
575 |
0 |
0 |
0 |
T382 |
0 |
5 |
0 |
0 |
T383 |
0 |
6 |
0 |
0 |
T384 |
0 |
11 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T412 |
0 |
16 |
0 |
0 |
T422 |
742 |
0 |
0 |
0 |
T423 |
3736 |
0 |
0 |
0 |
T424 |
783 |
0 |
0 |
0 |
T425 |
2873 |
0 |
0 |
0 |
T426 |
2452 |
0 |
0 |
0 |
T427 |
2712 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T148,T149 |
1 | 1 | Covered | T58,T382,T383 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T382,T383 |
1 | 1 | Covered | T58,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
232 |
0 |
0 |
T58 |
443 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
704 |
0 |
0 |
0 |
T201 |
1164 |
0 |
0 |
0 |
T230 |
760 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T384 |
0 |
15 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
19 |
0 |
0 |
T412 |
0 |
18 |
0 |
0 |
T429 |
906 |
0 |
0 |
0 |
T430 |
14174 |
0 |
0 |
0 |
T431 |
338 |
0 |
0 |
0 |
T432 |
390 |
0 |
0 |
0 |
T433 |
773 |
0 |
0 |
0 |
T434 |
878 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
233 |
0 |
0 |
T58 |
25081 |
3 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
54083 |
0 |
0 |
0 |
T201 |
111203 |
0 |
0 |
0 |
T230 |
58696 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T384 |
0 |
15 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
19 |
0 |
0 |
T412 |
0 |
18 |
0 |
0 |
T429 |
67176 |
0 |
0 |
0 |
T430 |
167223 |
0 |
0 |
0 |
T431 |
17018 |
0 |
0 |
0 |
T432 |
22702 |
0 |
0 |
0 |
T433 |
58516 |
0 |
0 |
0 |
T434 |
71459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T148,T149 |
1 | 1 | Covered | T58,T382,T383 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T382,T383 |
1 | 1 | Covered | T58,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
232 |
0 |
0 |
T58 |
25081 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
54083 |
0 |
0 |
0 |
T201 |
111203 |
0 |
0 |
0 |
T230 |
58696 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T384 |
0 |
15 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
19 |
0 |
0 |
T412 |
0 |
18 |
0 |
0 |
T429 |
67176 |
0 |
0 |
0 |
T430 |
167223 |
0 |
0 |
0 |
T431 |
17018 |
0 |
0 |
0 |
T432 |
22702 |
0 |
0 |
0 |
T433 |
58516 |
0 |
0 |
0 |
T434 |
71459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
232 |
0 |
0 |
T58 |
443 |
2 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
704 |
0 |
0 |
0 |
T201 |
1164 |
0 |
0 |
0 |
T230 |
760 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T384 |
0 |
15 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
19 |
0 |
0 |
T412 |
0 |
18 |
0 |
0 |
T429 |
906 |
0 |
0 |
0 |
T430 |
14174 |
0 |
0 |
0 |
T431 |
338 |
0 |
0 |
0 |
T432 |
390 |
0 |
0 |
0 |
T433 |
773 |
0 |
0 |
0 |
T434 |
878 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T60,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T60,T59 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
276 |
0 |
0 |
T16 |
4146 |
4 |
0 |
0 |
T40 |
4258 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T79 |
595 |
0 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
585 |
0 |
0 |
0 |
T98 |
476 |
0 |
0 |
0 |
T99 |
384 |
0 |
0 |
0 |
T100 |
478 |
0 |
0 |
0 |
T101 |
426 |
0 |
0 |
0 |
T102 |
1223 |
0 |
0 |
0 |
T103 |
422 |
0 |
0 |
0 |
T107 |
0 |
4 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T435 |
0 |
2 |
0 |
0 |
T436 |
0 |
4 |
0 |
0 |
T437 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
277 |
0 |
0 |
T16 |
156563 |
4 |
0 |
0 |
T40 |
484746 |
0 |
0 |
0 |
T59 |
0 |
3 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T79 |
43932 |
0 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
36638 |
0 |
0 |
0 |
T98 |
34935 |
0 |
0 |
0 |
T99 |
19585 |
0 |
0 |
0 |
T100 |
24151 |
0 |
0 |
0 |
T101 |
19745 |
0 |
0 |
0 |
T102 |
62941 |
0 |
0 |
0 |
T103 |
23282 |
0 |
0 |
0 |
T107 |
0 |
4 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T435 |
0 |
2 |
0 |
0 |
T436 |
0 |
4 |
0 |
0 |
T437 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T60,T59 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T60,T59 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
276 |
0 |
0 |
T16 |
156563 |
4 |
0 |
0 |
T40 |
484746 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T79 |
43932 |
0 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
36638 |
0 |
0 |
0 |
T98 |
34935 |
0 |
0 |
0 |
T99 |
19585 |
0 |
0 |
0 |
T100 |
24151 |
0 |
0 |
0 |
T101 |
19745 |
0 |
0 |
0 |
T102 |
62941 |
0 |
0 |
0 |
T103 |
23282 |
0 |
0 |
0 |
T107 |
0 |
4 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T435 |
0 |
2 |
0 |
0 |
T436 |
0 |
4 |
0 |
0 |
T437 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
276 |
0 |
0 |
T16 |
4146 |
4 |
0 |
0 |
T40 |
4258 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T79 |
595 |
0 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
585 |
0 |
0 |
0 |
T98 |
476 |
0 |
0 |
0 |
T99 |
384 |
0 |
0 |
0 |
T100 |
478 |
0 |
0 |
0 |
T101 |
426 |
0 |
0 |
0 |
T102 |
1223 |
0 |
0 |
0 |
T103 |
422 |
0 |
0 |
0 |
T107 |
0 |
4 |
0 |
0 |
T410 |
0 |
2 |
0 |
0 |
T435 |
0 |
2 |
0 |
0 |
T436 |
0 |
4 |
0 |
0 |
T437 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T383,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T383,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
252 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
1 |
0 |
0 |
T383 |
2777 |
9 |
0 |
0 |
T384 |
6140 |
17 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
16 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
252 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
1 |
0 |
0 |
T383 |
305953 |
9 |
0 |
0 |
T384 |
693399 |
17 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
16 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T383,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T383,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
252 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
1 |
0 |
0 |
T383 |
305953 |
9 |
0 |
0 |
T384 |
693399 |
17 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
16 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
252 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
1 |
0 |
0 |
T383 |
2777 |
9 |
0 |
0 |
T384 |
6140 |
17 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
16 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
260 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
2 |
0 |
0 |
T383 |
2777 |
3 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
5 |
0 |
0 |
T412 |
5275 |
19 |
0 |
0 |
T420 |
3225 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
260 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
2 |
0 |
0 |
T383 |
305953 |
3 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
5 |
0 |
0 |
T412 |
598478 |
19 |
0 |
0 |
T420 |
350481 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
260 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
2 |
0 |
0 |
T383 |
305953 |
3 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
5 |
0 |
0 |
T412 |
598478 |
19 |
0 |
0 |
T420 |
350481 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
260 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
2 |
0 |
0 |
T383 |
2777 |
3 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
5 |
0 |
0 |
T412 |
5275 |
19 |
0 |
0 |
T420 |
3225 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T55,T56 |
1 | 1 | Covered | T52,T51,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
245 |
0 |
0 |
T11 |
395 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
526 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T117 |
1262 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
722 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
9 |
0 |
0 |
T413 |
2116 |
0 |
0 |
0 |
T414 |
1083 |
0 |
0 |
0 |
T415 |
365 |
0 |
0 |
0 |
T416 |
628 |
0 |
0 |
0 |
T417 |
2797 |
0 |
0 |
0 |
T418 |
576 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
245 |
0 |
0 |
T11 |
26497 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
33761 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T117 |
113890 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
54621 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
9 |
0 |
0 |
T413 |
225764 |
0 |
0 |
0 |
T414 |
70621 |
0 |
0 |
0 |
T415 |
21239 |
0 |
0 |
0 |
T416 |
52650 |
0 |
0 |
0 |
T417 |
307723 |
0 |
0 |
0 |
T418 |
41992 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T51,T53 |
1 | 1 | Covered | T52,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T51,T53 |
1 | 0 | Covered | T52,T55,T56 |
1 | 1 | Covered | T52,T51,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
245 |
0 |
0 |
T11 |
26497 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
33761 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T117 |
113890 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
54621 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
9 |
0 |
0 |
T413 |
225764 |
0 |
0 |
0 |
T414 |
70621 |
0 |
0 |
0 |
T415 |
21239 |
0 |
0 |
0 |
T416 |
52650 |
0 |
0 |
0 |
T417 |
307723 |
0 |
0 |
0 |
T418 |
41992 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
245 |
0 |
0 |
T11 |
395 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
526 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T117 |
1262 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T354 |
722 |
0 |
0 |
0 |
T382 |
0 |
3 |
0 |
0 |
T383 |
0 |
9 |
0 |
0 |
T413 |
2116 |
0 |
0 |
0 |
T414 |
1083 |
0 |
0 |
0 |
T415 |
365 |
0 |
0 |
0 |
T416 |
628 |
0 |
0 |
0 |
T417 |
2797 |
0 |
0 |
0 |
T418 |
576 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
245 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
10 |
0 |
0 |
T383 |
2777 |
4 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
18 |
0 |
0 |
T412 |
5275 |
8 |
0 |
0 |
T420 |
3225 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
245 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
10 |
0 |
0 |
T383 |
305953 |
4 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
18 |
0 |
0 |
T412 |
598478 |
8 |
0 |
0 |
T420 |
350481 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
245 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
10 |
0 |
0 |
T383 |
305953 |
4 |
0 |
0 |
T384 |
693399 |
6 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
18 |
0 |
0 |
T412 |
598478 |
8 |
0 |
0 |
T420 |
350481 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
245 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
10 |
0 |
0 |
T383 |
2777 |
4 |
0 |
0 |
T384 |
6140 |
6 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
18 |
0 |
0 |
T412 |
5275 |
8 |
0 |
0 |
T420 |
3225 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
230 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
2 |
0 |
0 |
T383 |
2777 |
4 |
0 |
0 |
T384 |
6140 |
5 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
1 |
0 |
0 |
T412 |
5275 |
17 |
0 |
0 |
T420 |
3225 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
230 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
2 |
0 |
0 |
T383 |
305953 |
4 |
0 |
0 |
T384 |
693399 |
5 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
1 |
0 |
0 |
T412 |
598478 |
17 |
0 |
0 |
T420 |
350481 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
230 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
2 |
0 |
0 |
T383 |
305953 |
4 |
0 |
0 |
T384 |
693399 |
5 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
1 |
0 |
0 |
T412 |
598478 |
17 |
0 |
0 |
T420 |
350481 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
230 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
2 |
0 |
0 |
T383 |
2777 |
4 |
0 |
0 |
T384 |
6140 |
5 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
1 |
0 |
0 |
T412 |
5275 |
17 |
0 |
0 |
T420 |
3225 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T148,T149 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T57,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
261 |
0 |
0 |
T57 |
471 |
1 |
0 |
0 |
T81 |
2674 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
999 |
0 |
0 |
0 |
T376 |
575 |
0 |
0 |
0 |
T382 |
0 |
10 |
0 |
0 |
T383 |
0 |
5 |
0 |
0 |
T384 |
0 |
14 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
6 |
0 |
0 |
T412 |
0 |
14 |
0 |
0 |
T422 |
742 |
0 |
0 |
0 |
T423 |
3736 |
0 |
0 |
0 |
T424 |
783 |
0 |
0 |
0 |
T425 |
2873 |
0 |
0 |
0 |
T426 |
2452 |
0 |
0 |
0 |
T427 |
2712 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
262 |
0 |
0 |
T57 |
22389 |
1 |
0 |
0 |
T81 |
276878 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
65268 |
0 |
0 |
0 |
T376 |
39742 |
0 |
0 |
0 |
T382 |
0 |
10 |
0 |
0 |
T383 |
0 |
5 |
0 |
0 |
T384 |
0 |
14 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
6 |
0 |
0 |
T412 |
0 |
15 |
0 |
0 |
T422 |
42056 |
0 |
0 |
0 |
T423 |
291075 |
0 |
0 |
0 |
T424 |
57831 |
0 |
0 |
0 |
T425 |
320656 |
0 |
0 |
0 |
T426 |
264614 |
0 |
0 |
0 |
T427 |
154774 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T57,T148,T149 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T148,T149 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T57,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
262 |
0 |
0 |
T57 |
22389 |
1 |
0 |
0 |
T81 |
276878 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
65268 |
0 |
0 |
0 |
T376 |
39742 |
0 |
0 |
0 |
T382 |
0 |
10 |
0 |
0 |
T383 |
0 |
5 |
0 |
0 |
T384 |
0 |
14 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
6 |
0 |
0 |
T412 |
0 |
15 |
0 |
0 |
T422 |
42056 |
0 |
0 |
0 |
T423 |
291075 |
0 |
0 |
0 |
T424 |
57831 |
0 |
0 |
0 |
T425 |
320656 |
0 |
0 |
0 |
T426 |
264614 |
0 |
0 |
0 |
T427 |
154774 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
262 |
0 |
0 |
T57 |
471 |
1 |
0 |
0 |
T81 |
2674 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T253 |
999 |
0 |
0 |
0 |
T376 |
575 |
0 |
0 |
0 |
T382 |
0 |
10 |
0 |
0 |
T383 |
0 |
5 |
0 |
0 |
T384 |
0 |
14 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
6 |
0 |
0 |
T412 |
0 |
15 |
0 |
0 |
T422 |
742 |
0 |
0 |
0 |
T423 |
3736 |
0 |
0 |
0 |
T424 |
783 |
0 |
0 |
0 |
T425 |
2873 |
0 |
0 |
0 |
T426 |
2452 |
0 |
0 |
0 |
T427 |
2712 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T148,T149 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T58,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
268 |
0 |
0 |
T58 |
443 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
704 |
0 |
0 |
0 |
T201 |
1164 |
0 |
0 |
0 |
T230 |
760 |
0 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
3 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
20 |
0 |
0 |
T412 |
0 |
14 |
0 |
0 |
T429 |
906 |
0 |
0 |
0 |
T430 |
14174 |
0 |
0 |
0 |
T431 |
338 |
0 |
0 |
0 |
T432 |
390 |
0 |
0 |
0 |
T433 |
773 |
0 |
0 |
0 |
T434 |
878 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
268 |
0 |
0 |
T58 |
25081 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
54083 |
0 |
0 |
0 |
T201 |
111203 |
0 |
0 |
0 |
T230 |
58696 |
0 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
3 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
20 |
0 |
0 |
T412 |
0 |
14 |
0 |
0 |
T429 |
67176 |
0 |
0 |
0 |
T430 |
167223 |
0 |
0 |
0 |
T431 |
17018 |
0 |
0 |
0 |
T432 |
22702 |
0 |
0 |
0 |
T433 |
58516 |
0 |
0 |
0 |
T434 |
71459 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T58,T148,T149 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T58,T148,T149 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T58,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
268 |
0 |
0 |
T58 |
25081 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
54083 |
0 |
0 |
0 |
T201 |
111203 |
0 |
0 |
0 |
T230 |
58696 |
0 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
3 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
20 |
0 |
0 |
T412 |
0 |
14 |
0 |
0 |
T429 |
67176 |
0 |
0 |
0 |
T430 |
167223 |
0 |
0 |
0 |
T431 |
17018 |
0 |
0 |
0 |
T432 |
22702 |
0 |
0 |
0 |
T433 |
58516 |
0 |
0 |
0 |
T434 |
71459 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
268 |
0 |
0 |
T58 |
443 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T170 |
704 |
0 |
0 |
0 |
T201 |
1164 |
0 |
0 |
0 |
T230 |
760 |
0 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
3 |
0 |
0 |
T384 |
0 |
8 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
20 |
0 |
0 |
T412 |
0 |
14 |
0 |
0 |
T429 |
906 |
0 |
0 |
0 |
T430 |
14174 |
0 |
0 |
0 |
T431 |
338 |
0 |
0 |
0 |
T432 |
390 |
0 |
0 |
0 |
T433 |
773 |
0 |
0 |
0 |
T434 |
878 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T107,T436 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T107,T436 |
1 | 1 | Covered | T16,T60,T59 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
296 |
0 |
0 |
T16 |
4146 |
2 |
0 |
0 |
T40 |
4258 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T79 |
595 |
0 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
585 |
0 |
0 |
0 |
T98 |
476 |
0 |
0 |
0 |
T99 |
384 |
0 |
0 |
0 |
T100 |
478 |
0 |
0 |
0 |
T101 |
426 |
0 |
0 |
0 |
T102 |
1223 |
0 |
0 |
0 |
T103 |
422 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T435 |
0 |
1 |
0 |
0 |
T436 |
0 |
2 |
0 |
0 |
T437 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
296 |
0 |
0 |
T16 |
156563 |
2 |
0 |
0 |
T40 |
484746 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T79 |
43932 |
0 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
36638 |
0 |
0 |
0 |
T98 |
34935 |
0 |
0 |
0 |
T99 |
19585 |
0 |
0 |
0 |
T100 |
24151 |
0 |
0 |
0 |
T101 |
19745 |
0 |
0 |
0 |
T102 |
62941 |
0 |
0 |
0 |
T103 |
23282 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T435 |
0 |
1 |
0 |
0 |
T436 |
0 |
2 |
0 |
0 |
T437 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T60,T59 |
1 | 1 | Covered | T16,T107,T436 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T60,T59 |
1 | 0 | Covered | T16,T107,T436 |
1 | 1 | Covered | T16,T60,T59 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
296 |
0 |
0 |
T16 |
156563 |
2 |
0 |
0 |
T40 |
484746 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T79 |
43932 |
0 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
36638 |
0 |
0 |
0 |
T98 |
34935 |
0 |
0 |
0 |
T99 |
19585 |
0 |
0 |
0 |
T100 |
24151 |
0 |
0 |
0 |
T101 |
19745 |
0 |
0 |
0 |
T102 |
62941 |
0 |
0 |
0 |
T103 |
23282 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T435 |
0 |
1 |
0 |
0 |
T436 |
0 |
2 |
0 |
0 |
T437 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
296 |
0 |
0 |
T16 |
4146 |
2 |
0 |
0 |
T40 |
4258 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T79 |
595 |
0 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
585 |
0 |
0 |
0 |
T98 |
476 |
0 |
0 |
0 |
T99 |
384 |
0 |
0 |
0 |
T100 |
478 |
0 |
0 |
0 |
T101 |
426 |
0 |
0 |
0 |
T102 |
1223 |
0 |
0 |
0 |
T103 |
422 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T435 |
0 |
1 |
0 |
0 |
T436 |
0 |
2 |
0 |
0 |
T437 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
239 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
3 |
0 |
0 |
T383 |
2777 |
2 |
0 |
0 |
T384 |
6140 |
8 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
4 |
0 |
0 |
T412 |
5275 |
8 |
0 |
0 |
T420 |
3225 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
239 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
3 |
0 |
0 |
T383 |
305953 |
2 |
0 |
0 |
T384 |
693399 |
8 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
4 |
0 |
0 |
T412 |
598478 |
8 |
0 |
0 |
T420 |
350481 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
239 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
3 |
0 |
0 |
T383 |
305953 |
2 |
0 |
0 |
T384 |
693399 |
8 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
4 |
0 |
0 |
T412 |
598478 |
8 |
0 |
0 |
T420 |
350481 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
239 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
3 |
0 |
0 |
T383 |
2777 |
2 |
0 |
0 |
T384 |
6140 |
8 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
4 |
0 |
0 |
T412 |
5275 |
8 |
0 |
0 |
T420 |
3225 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
258 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
7 |
0 |
0 |
T384 |
6140 |
10 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T404 |
5774 |
17 |
0 |
0 |
T411 |
5577 |
10 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
258 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
7 |
0 |
0 |
T384 |
693399 |
10 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T404 |
654987 |
17 |
0 |
0 |
T411 |
631242 |
10 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
258 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
7 |
0 |
0 |
T384 |
693399 |
10 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T404 |
654987 |
17 |
0 |
0 |
T411 |
631242 |
10 |
0 |
0 |
T412 |
598478 |
10 |
0 |
0 |
T420 |
350481 |
9 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
258 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
7 |
0 |
0 |
T384 |
6140 |
10 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T404 |
5774 |
17 |
0 |
0 |
T411 |
5577 |
10 |
0 |
0 |
T412 |
5275 |
10 |
0 |
0 |
T420 |
3225 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
244 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
8 |
0 |
0 |
T383 |
2777 |
1 |
0 |
0 |
T384 |
6140 |
8 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
6 |
0 |
0 |
T412 |
5275 |
11 |
0 |
0 |
T420 |
3225 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
244 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
8 |
0 |
0 |
T383 |
305953 |
1 |
0 |
0 |
T384 |
693399 |
8 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
6 |
0 |
0 |
T412 |
598478 |
11 |
0 |
0 |
T420 |
350481 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T411,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T411,T384 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
244 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
8 |
0 |
0 |
T383 |
305953 |
1 |
0 |
0 |
T384 |
693399 |
8 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
6 |
0 |
0 |
T412 |
598478 |
11 |
0 |
0 |
T420 |
350481 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
244 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
8 |
0 |
0 |
T383 |
2777 |
1 |
0 |
0 |
T384 |
6140 |
8 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
6 |
0 |
0 |
T412 |
5275 |
11 |
0 |
0 |
T420 |
3225 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T104,T105,T106 |
1 | 0 | Covered | T104,T105,T106 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T104,T105,T106 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T104,T105,T106 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
234 |
0 |
0 |
T106 |
591 |
1 |
0 |
0 |
T141 |
887 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T332 |
732 |
0 |
0 |
0 |
T347 |
434 |
0 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
4 |
0 |
0 |
T384 |
0 |
7 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T412 |
0 |
13 |
0 |
0 |
T750 |
664 |
0 |
0 |
0 |
T751 |
618 |
0 |
0 |
0 |
T752 |
779 |
0 |
0 |
0 |
T753 |
740 |
0 |
0 |
0 |
T754 |
4015 |
0 |
0 |
0 |
T755 |
9630 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
236 |
0 |
0 |
T104 |
31504 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
4 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T441 |
51629 |
0 |
0 |
0 |
T442 |
206990 |
0 |
0 |
0 |
T443 |
47666 |
0 |
0 |
0 |
T444 |
54506 |
0 |
0 |
0 |
T445 |
298909 |
0 |
0 |
0 |
T446 |
62585 |
0 |
0 |
0 |
T447 |
85422 |
0 |
0 |
0 |
T448 |
19832 |
0 |
0 |
0 |
T449 |
100053 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T104,T105,T106 |
1 | 0 | Covered | T106,T148,T149 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T104,T105,T106 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T104,T105,T106 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
236 |
0 |
0 |
T104 |
31504 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
4 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T441 |
51629 |
0 |
0 |
0 |
T442 |
206990 |
0 |
0 |
0 |
T443 |
47666 |
0 |
0 |
0 |
T444 |
54506 |
0 |
0 |
0 |
T445 |
298909 |
0 |
0 |
0 |
T446 |
62585 |
0 |
0 |
0 |
T447 |
85422 |
0 |
0 |
0 |
T448 |
19832 |
0 |
0 |
0 |
T449 |
100053 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
236 |
0 |
0 |
T104 |
661 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T382 |
0 |
4 |
0 |
0 |
T383 |
0 |
4 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T411 |
0 |
7 |
0 |
0 |
T441 |
618 |
0 |
0 |
0 |
T442 |
2166 |
0 |
0 |
0 |
T443 |
641 |
0 |
0 |
0 |
T444 |
821 |
0 |
0 |
0 |
T445 |
2822 |
0 |
0 |
0 |
T446 |
909 |
0 |
0 |
0 |
T447 |
910 |
0 |
0 |
0 |
T448 |
380 |
0 |
0 |
0 |
T449 |
1651 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
286 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
8 |
0 |
0 |
T383 |
2777 |
3 |
0 |
0 |
T384 |
6140 |
14 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
13 |
0 |
0 |
T412 |
5275 |
3 |
0 |
0 |
T420 |
3225 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
286 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
8 |
0 |
0 |
T383 |
305953 |
3 |
0 |
0 |
T384 |
693399 |
14 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
13 |
0 |
0 |
T412 |
598478 |
3 |
0 |
0 |
T420 |
350481 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T148,T149,T382 |
1 | 1 | Covered | T382,T383,T411 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T148,T149,T382 |
1 | 0 | Covered | T382,T383,T411 |
1 | 1 | Covered | T148,T149,T382 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149440935 |
286 |
0 |
0 |
T148 |
73609 |
1 |
0 |
0 |
T149 |
120076 |
2 |
0 |
0 |
T382 |
345088 |
8 |
0 |
0 |
T383 |
305953 |
3 |
0 |
0 |
T384 |
693399 |
14 |
0 |
0 |
T385 |
121575 |
2 |
0 |
0 |
T386 |
107674 |
2 |
0 |
0 |
T411 |
631242 |
13 |
0 |
0 |
T412 |
598478 |
3 |
0 |
0 |
T420 |
350481 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1766423 |
286 |
0 |
0 |
T148 |
1317 |
1 |
0 |
0 |
T149 |
2104 |
2 |
0 |
0 |
T382 |
3240 |
8 |
0 |
0 |
T383 |
2777 |
3 |
0 |
0 |
T384 |
6140 |
14 |
0 |
0 |
T385 |
1629 |
2 |
0 |
0 |
T386 |
2039 |
2 |
0 |
0 |
T411 |
5577 |
13 |
0 |
0 |
T412 |
5275 |
3 |
0 |
0 |
T420 |
3225 |
3 |
0 |
0 |