Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T58,T59,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T58,T59,T60 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
267 |
0 |
0 |
| T27 |
2156 |
0 |
0 |
0 |
| T58 |
655 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T62 |
0 |
5 |
0 |
0 |
| T63 |
0 |
4 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
559 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
8 |
0 |
0 |
| T155 |
4821 |
0 |
0 |
0 |
| T255 |
400 |
0 |
0 |
0 |
| T397 |
1088 |
0 |
0 |
0 |
| T417 |
894 |
0 |
0 |
0 |
| T418 |
407 |
0 |
0 |
0 |
| T419 |
787 |
0 |
0 |
0 |
| T420 |
2250 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
269 |
0 |
0 |
| T27 |
239698 |
0 |
0 |
0 |
| T58 |
39423 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
5 |
0 |
0 |
| T62 |
0 |
5 |
0 |
0 |
| T63 |
0 |
5 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
43732 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
8 |
0 |
0 |
| T155 |
547105 |
0 |
0 |
0 |
| T255 |
25419 |
0 |
0 |
0 |
| T397 |
78049 |
0 |
0 |
0 |
| T417 |
98641 |
0 |
0 |
0 |
| T418 |
24150 |
0 |
0 |
0 |
| T419 |
54297 |
0 |
0 |
0 |
| T420 |
135907 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T58,T59,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T58,T59,T60 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
268 |
0 |
0 |
| T27 |
239698 |
0 |
0 |
0 |
| T58 |
39423 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
5 |
0 |
0 |
| T62 |
0 |
5 |
0 |
0 |
| T63 |
0 |
4 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
43732 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
8 |
0 |
0 |
| T155 |
547105 |
0 |
0 |
0 |
| T255 |
25419 |
0 |
0 |
0 |
| T397 |
78049 |
0 |
0 |
0 |
| T417 |
98641 |
0 |
0 |
0 |
| T418 |
24150 |
0 |
0 |
0 |
| T419 |
54297 |
0 |
0 |
0 |
| T420 |
135907 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
268 |
0 |
0 |
| T27 |
2156 |
0 |
0 |
0 |
| T58 |
655 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T61 |
0 |
5 |
0 |
0 |
| T62 |
0 |
5 |
0 |
0 |
| T63 |
0 |
4 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
559 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
8 |
0 |
0 |
| T155 |
4821 |
0 |
0 |
0 |
| T255 |
400 |
0 |
0 |
0 |
| T397 |
1088 |
0 |
0 |
0 |
| T417 |
894 |
0 |
0 |
0 |
| T418 |
407 |
0 |
0 |
0 |
| T419 |
787 |
0 |
0 |
0 |
| T420 |
2250 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
232 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
9 |
0 |
0 |
| T381 |
2970 |
8 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
5 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
232 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
9 |
0 |
0 |
| T381 |
324855 |
8 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
5 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
232 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
9 |
0 |
0 |
| T381 |
324855 |
8 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
5 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
232 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
9 |
0 |
0 |
| T381 |
2970 |
8 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
5 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
218 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
7 |
0 |
0 |
| T381 |
2970 |
9 |
0 |
0 |
| T382 |
5939 |
3 |
0 |
0 |
| T383 |
3309 |
8 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
218 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
7 |
0 |
0 |
| T381 |
324855 |
9 |
0 |
0 |
| T382 |
686635 |
3 |
0 |
0 |
| T383 |
361920 |
8 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
218 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
7 |
0 |
0 |
| T381 |
324855 |
9 |
0 |
0 |
| T382 |
686635 |
3 |
0 |
0 |
| T383 |
361920 |
8 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
218 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
7 |
0 |
0 |
| T381 |
2970 |
9 |
0 |
0 |
| T382 |
5939 |
3 |
0 |
0 |
| T383 |
3309 |
8 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
255 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
3 |
0 |
0 |
| T381 |
2970 |
8 |
0 |
0 |
| T382 |
5939 |
13 |
0 |
0 |
| T383 |
3309 |
2 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
255 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
3 |
0 |
0 |
| T381 |
324855 |
8 |
0 |
0 |
| T382 |
686635 |
13 |
0 |
0 |
| T383 |
361920 |
2 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
255 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
3 |
0 |
0 |
| T381 |
324855 |
8 |
0 |
0 |
| T382 |
686635 |
13 |
0 |
0 |
| T383 |
361920 |
2 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
255 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
3 |
0 |
0 |
| T381 |
2970 |
8 |
0 |
0 |
| T382 |
5939 |
13 |
0 |
0 |
| T383 |
3309 |
2 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T80,T150 |
| 1 | 1 | Covered | T64,T151,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T151,T152 |
| 1 | 1 | Covered | T64,T80,T150 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
217 |
0 |
0 |
| T64 |
512 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
2359 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T379 |
4736 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
20 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
289 |
0 |
0 |
0 |
| T424 |
299 |
0 |
0 |
0 |
| T425 |
444 |
0 |
0 |
0 |
| T426 |
2520 |
0 |
0 |
0 |
| T427 |
985 |
0 |
0 |
0 |
| T428 |
1349 |
0 |
0 |
0 |
| T429 |
876 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
218 |
0 |
0 |
| T64 |
25810 |
3 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
180639 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T379 |
540136 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
20 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
14950 |
0 |
0 |
0 |
| T424 |
10139 |
0 |
0 |
0 |
| T425 |
21340 |
0 |
0 |
0 |
| T426 |
272376 |
0 |
0 |
0 |
| T427 |
62648 |
0 |
0 |
0 |
| T428 |
138908 |
0 |
0 |
0 |
| T429 |
68615 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T80,T150 |
| 1 | 1 | Covered | T64,T151,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T151,T152 |
| 1 | 1 | Covered | T64,T80,T150 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
217 |
0 |
0 |
| T64 |
25810 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
180639 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T379 |
540136 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
20 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
14950 |
0 |
0 |
0 |
| T424 |
10139 |
0 |
0 |
0 |
| T425 |
21340 |
0 |
0 |
0 |
| T426 |
272376 |
0 |
0 |
0 |
| T427 |
62648 |
0 |
0 |
0 |
| T428 |
138908 |
0 |
0 |
0 |
| T429 |
68615 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
217 |
0 |
0 |
| T64 |
512 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
2359 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T379 |
4736 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
20 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
289 |
0 |
0 |
0 |
| T424 |
299 |
0 |
0 |
0 |
| T425 |
444 |
0 |
0 |
0 |
| T426 |
2520 |
0 |
0 |
0 |
| T427 |
985 |
0 |
0 |
0 |
| T428 |
1349 |
0 |
0 |
0 |
| T429 |
876 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T20,T65,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T20,T65,T78 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
239 |
0 |
0 |
| T16 |
441 |
0 |
0 |
0 |
| T20 |
4413 |
2 |
0 |
0 |
| T21 |
390 |
0 |
0 |
0 |
| T51 |
1038 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
4 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T108 |
386 |
0 |
0 |
0 |
| T109 |
481 |
0 |
0 |
0 |
| T110 |
604 |
0 |
0 |
0 |
| T111 |
472 |
0 |
0 |
0 |
| T112 |
483 |
0 |
0 |
0 |
| T113 |
753 |
0 |
0 |
0 |
| T118 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
239 |
0 |
0 |
| T16 |
25125 |
0 |
0 |
0 |
| T20 |
165389 |
2 |
0 |
0 |
| T21 |
20089 |
0 |
0 |
0 |
| T51 |
55930 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
4 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T108 |
23099 |
0 |
0 |
0 |
| T109 |
18449 |
0 |
0 |
0 |
| T110 |
39382 |
0 |
0 |
0 |
| T111 |
22906 |
0 |
0 |
0 |
| T112 |
24410 |
0 |
0 |
0 |
| T113 |
60189 |
0 |
0 |
0 |
| T118 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T20,T65,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T20,T65,T78 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
239 |
0 |
0 |
| T16 |
25125 |
0 |
0 |
0 |
| T20 |
165389 |
2 |
0 |
0 |
| T21 |
20089 |
0 |
0 |
0 |
| T51 |
55930 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
4 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T108 |
23099 |
0 |
0 |
0 |
| T109 |
18449 |
0 |
0 |
0 |
| T110 |
39382 |
0 |
0 |
0 |
| T111 |
22906 |
0 |
0 |
0 |
| T112 |
24410 |
0 |
0 |
0 |
| T113 |
60189 |
0 |
0 |
0 |
| T118 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
239 |
0 |
0 |
| T16 |
441 |
0 |
0 |
0 |
| T20 |
4413 |
2 |
0 |
0 |
| T21 |
390 |
0 |
0 |
0 |
| T51 |
1038 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
4 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T108 |
386 |
0 |
0 |
0 |
| T109 |
481 |
0 |
0 |
0 |
| T110 |
604 |
0 |
0 |
0 |
| T111 |
472 |
0 |
0 |
0 |
| T112 |
483 |
0 |
0 |
0 |
| T113 |
753 |
0 |
0 |
0 |
| T118 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
254 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
9 |
0 |
0 |
| T381 |
2970 |
5 |
0 |
0 |
| T382 |
5939 |
14 |
0 |
0 |
| T383 |
3309 |
12 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
254 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
9 |
0 |
0 |
| T381 |
324855 |
5 |
0 |
0 |
| T382 |
686635 |
14 |
0 |
0 |
| T383 |
361920 |
12 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
254 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
9 |
0 |
0 |
| T381 |
324855 |
5 |
0 |
0 |
| T382 |
686635 |
14 |
0 |
0 |
| T383 |
361920 |
12 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
254 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
9 |
0 |
0 |
| T381 |
2970 |
5 |
0 |
0 |
| T382 |
5939 |
14 |
0 |
0 |
| T383 |
3309 |
12 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T80 |
| 1 | 1 | Covered | T116,T117,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T151 |
| 1 | 1 | Covered | T116,T117,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
263 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
498 |
2 |
0 |
0 |
| T117 |
0 |
2 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T334 |
899 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
1300 |
0 |
0 |
0 |
| T433 |
878 |
0 |
0 |
0 |
| T434 |
429 |
0 |
0 |
0 |
| T435 |
455 |
0 |
0 |
0 |
| T436 |
3004 |
0 |
0 |
0 |
| T437 |
1162 |
0 |
0 |
0 |
| T438 |
1517 |
0 |
0 |
0 |
| T439 |
15487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
265 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
23583 |
3 |
0 |
0 |
| T117 |
0 |
3 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T334 |
84063 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
106788 |
0 |
0 |
0 |
| T433 |
65767 |
0 |
0 |
0 |
| T434 |
28425 |
0 |
0 |
0 |
| T435 |
23844 |
0 |
0 |
0 |
| T436 |
346568 |
0 |
0 |
0 |
| T437 |
94557 |
0 |
0 |
0 |
| T438 |
152092 |
0 |
0 |
0 |
| T439 |
180619 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T80 |
| 1 | 1 | Covered | T116,T117,T151 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T151 |
| 1 | 1 | Covered | T116,T117,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
263 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
23583 |
2 |
0 |
0 |
| T117 |
0 |
2 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T334 |
84063 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
106788 |
0 |
0 |
0 |
| T433 |
65767 |
0 |
0 |
0 |
| T434 |
28425 |
0 |
0 |
0 |
| T435 |
23844 |
0 |
0 |
0 |
| T436 |
346568 |
0 |
0 |
0 |
| T437 |
94557 |
0 |
0 |
0 |
| T438 |
152092 |
0 |
0 |
0 |
| T439 |
180619 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
263 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
498 |
2 |
0 |
0 |
| T117 |
0 |
2 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T334 |
899 |
0 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
1300 |
0 |
0 |
0 |
| T433 |
878 |
0 |
0 |
0 |
| T434 |
429 |
0 |
0 |
0 |
| T435 |
455 |
0 |
0 |
0 |
| T436 |
3004 |
0 |
0 |
0 |
| T437 |
1162 |
0 |
0 |
0 |
| T438 |
1517 |
0 |
0 |
0 |
| T439 |
15487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T61,T62,T63 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T61,T62,T63 |
| 1 | 1 | Covered | T58,T59,T60 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
252 |
0 |
0 |
| T27 |
2156 |
0 |
0 |
0 |
| T58 |
655 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
559 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T155 |
4821 |
0 |
0 |
0 |
| T255 |
400 |
0 |
0 |
0 |
| T397 |
1088 |
0 |
0 |
0 |
| T417 |
894 |
0 |
0 |
0 |
| T418 |
407 |
0 |
0 |
0 |
| T419 |
787 |
0 |
0 |
0 |
| T420 |
2250 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
252 |
0 |
0 |
| T27 |
239698 |
0 |
0 |
0 |
| T58 |
39423 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
43732 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T155 |
547105 |
0 |
0 |
0 |
| T255 |
25419 |
0 |
0 |
0 |
| T397 |
78049 |
0 |
0 |
0 |
| T417 |
98641 |
0 |
0 |
0 |
| T418 |
24150 |
0 |
0 |
0 |
| T419 |
54297 |
0 |
0 |
0 |
| T420 |
135907 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T58,T59,T60 |
| 1 | 1 | Covered | T61,T62,T63 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T59,T60 |
| 1 | 0 | Covered | T61,T62,T63 |
| 1 | 1 | Covered | T58,T59,T60 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
252 |
0 |
0 |
| T27 |
239698 |
0 |
0 |
0 |
| T58 |
39423 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
43732 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T155 |
547105 |
0 |
0 |
0 |
| T255 |
25419 |
0 |
0 |
0 |
| T397 |
78049 |
0 |
0 |
0 |
| T417 |
98641 |
0 |
0 |
0 |
| T418 |
24150 |
0 |
0 |
0 |
| T419 |
54297 |
0 |
0 |
0 |
| T420 |
135907 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
252 |
0 |
0 |
| T27 |
2156 |
0 |
0 |
0 |
| T58 |
655 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T91 |
559 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T155 |
4821 |
0 |
0 |
0 |
| T255 |
400 |
0 |
0 |
0 |
| T397 |
1088 |
0 |
0 |
0 |
| T417 |
894 |
0 |
0 |
0 |
| T418 |
407 |
0 |
0 |
0 |
| T419 |
787 |
0 |
0 |
0 |
| T420 |
2250 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
252 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
6 |
0 |
0 |
| T381 |
2970 |
2 |
0 |
0 |
| T382 |
5939 |
13 |
0 |
0 |
| T383 |
3309 |
8 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
252 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
6 |
0 |
0 |
| T381 |
324855 |
2 |
0 |
0 |
| T382 |
686635 |
13 |
0 |
0 |
| T383 |
361920 |
8 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
252 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
6 |
0 |
0 |
| T381 |
324855 |
2 |
0 |
0 |
| T382 |
686635 |
13 |
0 |
0 |
| T383 |
361920 |
8 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
252 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
6 |
0 |
0 |
| T381 |
2970 |
2 |
0 |
0 |
| T382 |
5939 |
13 |
0 |
0 |
| T383 |
3309 |
8 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
235 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
12 |
0 |
0 |
| T381 |
2970 |
5 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
7 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
235 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
12 |
0 |
0 |
| T381 |
324855 |
5 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
7 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
235 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
12 |
0 |
0 |
| T381 |
324855 |
5 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
7 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
235 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
12 |
0 |
0 |
| T381 |
2970 |
5 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
7 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
227 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
5 |
0 |
0 |
| T381 |
2970 |
11 |
0 |
0 |
| T382 |
5939 |
2 |
0 |
0 |
| T383 |
3309 |
7 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
227 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
5 |
0 |
0 |
| T381 |
324855 |
11 |
0 |
0 |
| T382 |
686635 |
2 |
0 |
0 |
| T383 |
361920 |
7 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
227 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
5 |
0 |
0 |
| T381 |
324855 |
11 |
0 |
0 |
| T382 |
686635 |
2 |
0 |
0 |
| T383 |
361920 |
7 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
227 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
5 |
0 |
0 |
| T381 |
2970 |
11 |
0 |
0 |
| T382 |
5939 |
2 |
0 |
0 |
| T383 |
3309 |
7 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T80,T150 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T64,T80,T150 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
244 |
0 |
0 |
| T64 |
512 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
2359 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T379 |
4736 |
0 |
0 |
0 |
| T381 |
0 |
8 |
0 |
0 |
| T382 |
0 |
14 |
0 |
0 |
| T383 |
0 |
11 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
289 |
0 |
0 |
0 |
| T424 |
299 |
0 |
0 |
0 |
| T425 |
444 |
0 |
0 |
0 |
| T426 |
2520 |
0 |
0 |
0 |
| T427 |
985 |
0 |
0 |
0 |
| T428 |
1349 |
0 |
0 |
0 |
| T429 |
876 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
244 |
0 |
0 |
| T64 |
25810 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
180639 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T379 |
540136 |
0 |
0 |
0 |
| T381 |
0 |
8 |
0 |
0 |
| T382 |
0 |
14 |
0 |
0 |
| T383 |
0 |
11 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
14950 |
0 |
0 |
0 |
| T424 |
10139 |
0 |
0 |
0 |
| T425 |
21340 |
0 |
0 |
0 |
| T426 |
272376 |
0 |
0 |
0 |
| T427 |
62648 |
0 |
0 |
0 |
| T428 |
138908 |
0 |
0 |
0 |
| T429 |
68615 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T64,T80,T150 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T64,T80,T150 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T64,T80,T150 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
244 |
0 |
0 |
| T64 |
25810 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
180639 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T379 |
540136 |
0 |
0 |
0 |
| T381 |
0 |
8 |
0 |
0 |
| T382 |
0 |
14 |
0 |
0 |
| T383 |
0 |
11 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
14950 |
0 |
0 |
0 |
| T424 |
10139 |
0 |
0 |
0 |
| T425 |
21340 |
0 |
0 |
0 |
| T426 |
272376 |
0 |
0 |
0 |
| T427 |
62648 |
0 |
0 |
0 |
| T428 |
138908 |
0 |
0 |
0 |
| T429 |
68615 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
244 |
0 |
0 |
| T64 |
512 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T89 |
2359 |
0 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T379 |
4736 |
0 |
0 |
0 |
| T381 |
0 |
8 |
0 |
0 |
| T382 |
0 |
14 |
0 |
0 |
| T383 |
0 |
11 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T423 |
289 |
0 |
0 |
0 |
| T424 |
299 |
0 |
0 |
0 |
| T425 |
444 |
0 |
0 |
0 |
| T426 |
2520 |
0 |
0 |
0 |
| T427 |
985 |
0 |
0 |
0 |
| T428 |
1349 |
0 |
0 |
0 |
| T429 |
876 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T106,T107,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T106,T107,T118 |
| 1 | 1 | Covered | T20,T65,T78 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
221 |
0 |
0 |
| T16 |
441 |
0 |
0 |
0 |
| T20 |
4413 |
1 |
0 |
0 |
| T21 |
390 |
0 |
0 |
0 |
| T51 |
1038 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
386 |
0 |
0 |
0 |
| T109 |
481 |
0 |
0 |
0 |
| T110 |
604 |
0 |
0 |
0 |
| T111 |
472 |
0 |
0 |
0 |
| T112 |
483 |
0 |
0 |
0 |
| T113 |
753 |
0 |
0 |
0 |
| T118 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
221 |
0 |
0 |
| T16 |
25125 |
0 |
0 |
0 |
| T20 |
165389 |
1 |
0 |
0 |
| T21 |
20089 |
0 |
0 |
0 |
| T51 |
55930 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
23099 |
0 |
0 |
0 |
| T109 |
18449 |
0 |
0 |
0 |
| T110 |
39382 |
0 |
0 |
0 |
| T111 |
22906 |
0 |
0 |
0 |
| T112 |
24410 |
0 |
0 |
0 |
| T113 |
60189 |
0 |
0 |
0 |
| T118 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T20,T65,T78 |
| 1 | 1 | Covered | T106,T107,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T65,T78 |
| 1 | 0 | Covered | T106,T107,T118 |
| 1 | 1 | Covered | T20,T65,T78 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
221 |
0 |
0 |
| T16 |
25125 |
0 |
0 |
0 |
| T20 |
165389 |
1 |
0 |
0 |
| T21 |
20089 |
0 |
0 |
0 |
| T51 |
55930 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
23099 |
0 |
0 |
0 |
| T109 |
18449 |
0 |
0 |
0 |
| T110 |
39382 |
0 |
0 |
0 |
| T111 |
22906 |
0 |
0 |
0 |
| T112 |
24410 |
0 |
0 |
0 |
| T113 |
60189 |
0 |
0 |
0 |
| T118 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
221 |
0 |
0 |
| T16 |
441 |
0 |
0 |
0 |
| T20 |
4413 |
1 |
0 |
0 |
| T21 |
390 |
0 |
0 |
0 |
| T51 |
1038 |
0 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
386 |
0 |
0 |
0 |
| T109 |
481 |
0 |
0 |
0 |
| T110 |
604 |
0 |
0 |
0 |
| T111 |
472 |
0 |
0 |
0 |
| T112 |
483 |
0 |
0 |
0 |
| T113 |
753 |
0 |
0 |
0 |
| T118 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
219 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
1 |
0 |
0 |
| T381 |
2970 |
2 |
0 |
0 |
| T382 |
5939 |
11 |
0 |
0 |
| T383 |
3309 |
6 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
219 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
1 |
0 |
0 |
| T381 |
324855 |
2 |
0 |
0 |
| T382 |
686635 |
11 |
0 |
0 |
| T383 |
361920 |
6 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
219 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
1 |
0 |
0 |
| T381 |
324855 |
2 |
0 |
0 |
| T382 |
686635 |
11 |
0 |
0 |
| T383 |
361920 |
6 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
219 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
1 |
0 |
0 |
| T381 |
2970 |
2 |
0 |
0 |
| T382 |
5939 |
11 |
0 |
0 |
| T383 |
3309 |
6 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T80 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T116,T117,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
224 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
498 |
1 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T334 |
899 |
0 |
0 |
0 |
| T381 |
0 |
7 |
0 |
0 |
| T382 |
0 |
7 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
1300 |
0 |
0 |
0 |
| T433 |
878 |
0 |
0 |
0 |
| T434 |
429 |
0 |
0 |
0 |
| T435 |
455 |
0 |
0 |
0 |
| T436 |
3004 |
0 |
0 |
0 |
| T437 |
1162 |
0 |
0 |
0 |
| T438 |
1517 |
0 |
0 |
0 |
| T439 |
15487 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
224 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
23583 |
1 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T334 |
84063 |
0 |
0 |
0 |
| T381 |
0 |
7 |
0 |
0 |
| T382 |
0 |
7 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
106788 |
0 |
0 |
0 |
| T433 |
65767 |
0 |
0 |
0 |
| T434 |
28425 |
0 |
0 |
0 |
| T435 |
23844 |
0 |
0 |
0 |
| T436 |
346568 |
0 |
0 |
0 |
| T437 |
94557 |
0 |
0 |
0 |
| T438 |
152092 |
0 |
0 |
0 |
| T439 |
180619 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T116,T117,T80 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T116,T117,T80 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T116,T117,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
224 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
23583 |
1 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T334 |
84063 |
0 |
0 |
0 |
| T381 |
0 |
7 |
0 |
0 |
| T382 |
0 |
7 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
106788 |
0 |
0 |
0 |
| T433 |
65767 |
0 |
0 |
0 |
| T434 |
28425 |
0 |
0 |
0 |
| T435 |
23844 |
0 |
0 |
0 |
| T436 |
346568 |
0 |
0 |
0 |
| T437 |
94557 |
0 |
0 |
0 |
| T438 |
152092 |
0 |
0 |
0 |
| T439 |
180619 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
224 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T116 |
498 |
1 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T334 |
899 |
0 |
0 |
0 |
| T381 |
0 |
7 |
0 |
0 |
| T382 |
0 |
7 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T432 |
1300 |
0 |
0 |
0 |
| T433 |
878 |
0 |
0 |
0 |
| T434 |
429 |
0 |
0 |
0 |
| T435 |
455 |
0 |
0 |
0 |
| T436 |
3004 |
0 |
0 |
0 |
| T437 |
1162 |
0 |
0 |
0 |
| T438 |
1517 |
0 |
0 |
0 |
| T439 |
15487 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
231 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
4 |
0 |
0 |
| T381 |
2970 |
10 |
0 |
0 |
| T382 |
5939 |
18 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T407 |
6241 |
7 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
232 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
4 |
0 |
0 |
| T381 |
324855 |
10 |
0 |
0 |
| T382 |
686635 |
18 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T407 |
677557 |
7 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T381 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T381 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
232 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
4 |
0 |
0 |
| T381 |
324855 |
10 |
0 |
0 |
| T382 |
686635 |
18 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T407 |
677557 |
7 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
232 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
4 |
0 |
0 |
| T381 |
2970 |
10 |
0 |
0 |
| T382 |
5939 |
18 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T407 |
6241 |
7 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T414,T114,T115 |
| 1 | 0 | Covered | T414,T114,T115 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T414,T114,T115 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T114,T115,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
218 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
1 |
0 |
0 |
| T381 |
2970 |
3 |
0 |
0 |
| T382 |
5939 |
9 |
0 |
0 |
| T383 |
3309 |
6 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
221 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T114 |
0 |
1 |
0 |
0 |
| T115 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T239 |
101066 |
0 |
0 |
0 |
| T325 |
73178 |
0 |
0 |
0 |
| T340 |
59675 |
0 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
9 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T414 |
45264 |
1 |
0 |
0 |
| T440 |
11202 |
0 |
0 |
0 |
| T441 |
212834 |
0 |
0 |
0 |
| T442 |
38688 |
0 |
0 |
0 |
| T443 |
25756 |
0 |
0 |
0 |
| T444 |
358778 |
0 |
0 |
0 |
| T445 |
88825 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T115,T80 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T381,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T115,T80 |
| 1 | 0 | Covered | T151,T381,T382 |
| 1 | 1 | Covered | T114,T115,T80 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
220 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T114 |
32971 |
1 |
0 |
0 |
| T115 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
9 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T446 |
64926 |
0 |
0 |
0 |
| T447 |
96916 |
0 |
0 |
0 |
| T448 |
46708 |
0 |
0 |
0 |
| T449 |
17768 |
0 |
0 |
0 |
| T450 |
51244 |
0 |
0 |
0 |
| T451 |
70545 |
0 |
0 |
0 |
| T452 |
56434 |
0 |
0 |
0 |
| T453 |
17667 |
0 |
0 |
0 |
| T454 |
57429 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
220 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T114 |
684 |
1 |
0 |
0 |
| T115 |
0 |
1 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T151 |
0 |
2 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T381 |
0 |
3 |
0 |
0 |
| T382 |
0 |
9 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T446 |
1567 |
0 |
0 |
0 |
| T447 |
1064 |
0 |
0 |
0 |
| T448 |
911 |
0 |
0 |
0 |
| T449 |
307 |
0 |
0 |
0 |
| T450 |
739 |
0 |
0 |
0 |
| T451 |
1056 |
0 |
0 |
0 |
| T452 |
692 |
0 |
0 |
0 |
| T453 |
327 |
0 |
0 |
0 |
| T454 |
854 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T382 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
229 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
10 |
0 |
0 |
| T381 |
2970 |
1 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
4 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
229 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
10 |
0 |
0 |
| T381 |
324855 |
1 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
4 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T80,T150,T151 |
| 1 | 1 | Covered | T151,T152,T382 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T80,T150,T151 |
| 1 | 0 | Covered | T151,T152,T382 |
| 1 | 1 | Covered | T80,T150,T151 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151835069 |
229 |
0 |
0 |
| T80 |
46154 |
1 |
0 |
0 |
| T150 |
119571 |
2 |
0 |
0 |
| T151 |
89970 |
2 |
0 |
0 |
| T152 |
327920 |
10 |
0 |
0 |
| T381 |
324855 |
1 |
0 |
0 |
| T382 |
686635 |
8 |
0 |
0 |
| T383 |
361920 |
4 |
0 |
0 |
| T384 |
53232 |
1 |
0 |
0 |
| T409 |
94241 |
2 |
0 |
0 |
| T416 |
163120 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1860102 |
229 |
0 |
0 |
| T80 |
681 |
1 |
0 |
0 |
| T150 |
1845 |
2 |
0 |
0 |
| T151 |
1039 |
2 |
0 |
0 |
| T152 |
2959 |
10 |
0 |
0 |
| T381 |
2970 |
1 |
0 |
0 |
| T382 |
5939 |
8 |
0 |
0 |
| T383 |
3309 |
4 |
0 |
0 |
| T384 |
805 |
1 |
0 |
0 |
| T409 |
1001 |
2 |
0 |
0 |
| T416 |
13831 |
2 |
0 |
0 |