Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
90895 |
0 |
0 |
T80 |
46154 |
268 |
0 |
0 |
T150 |
119571 |
751 |
0 |
0 |
T151 |
89970 |
854 |
0 |
0 |
T152 |
327920 |
4331 |
0 |
0 |
T381 |
324855 |
309 |
0 |
0 |
T382 |
686635 |
3260 |
0 |
0 |
T383 |
361920 |
1743 |
0 |
0 |
T384 |
53232 |
416 |
0 |
0 |
T409 |
94241 |
825 |
0 |
0 |
T416 |
163120 |
661 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
229 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
10 |
0 |
0 |
T381 |
324855 |
1 |
0 |
0 |
T382 |
686635 |
8 |
0 |
0 |
T383 |
361920 |
4 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T455,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
94474 |
0 |
0 |
T80 |
46154 |
307 |
0 |
0 |
T150 |
119571 |
771 |
0 |
0 |
T151 |
89970 |
836 |
0 |
0 |
T152 |
327920 |
3448 |
0 |
0 |
T381 |
324855 |
325 |
0 |
0 |
T382 |
686635 |
6659 |
0 |
0 |
T383 |
361920 |
419 |
0 |
0 |
T384 |
53232 |
373 |
0 |
0 |
T409 |
94241 |
808 |
0 |
0 |
T416 |
163120 |
695 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
241 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
8 |
0 |
0 |
T381 |
324855 |
1 |
0 |
0 |
T382 |
686635 |
17 |
0 |
0 |
T383 |
361920 |
1 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T456,T150 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
90287 |
0 |
0 |
T80 |
46154 |
328 |
0 |
0 |
T150 |
119571 |
655 |
0 |
0 |
T151 |
89970 |
826 |
0 |
0 |
T152 |
327920 |
4372 |
0 |
0 |
T381 |
324855 |
3158 |
0 |
0 |
T382 |
686635 |
3638 |
0 |
0 |
T383 |
361920 |
2612 |
0 |
0 |
T384 |
53232 |
407 |
0 |
0 |
T409 |
94241 |
904 |
0 |
0 |
T416 |
163120 |
683 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
230 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
10 |
0 |
0 |
T381 |
324855 |
8 |
0 |
0 |
T382 |
686635 |
9 |
0 |
0 |
T383 |
361920 |
6 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
85867 |
0 |
0 |
T80 |
46154 |
340 |
0 |
0 |
T150 |
119571 |
780 |
0 |
0 |
T151 |
89970 |
897 |
0 |
0 |
T152 |
327920 |
4367 |
0 |
0 |
T381 |
324855 |
4361 |
0 |
0 |
T382 |
686635 |
3251 |
0 |
0 |
T383 |
361920 |
1661 |
0 |
0 |
T384 |
53232 |
461 |
0 |
0 |
T409 |
94241 |
893 |
0 |
0 |
T416 |
163120 |
773 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
218 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
10 |
0 |
0 |
T381 |
324855 |
11 |
0 |
0 |
T382 |
686635 |
8 |
0 |
0 |
T383 |
361920 |
4 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
95910 |
0 |
0 |
T80 |
46154 |
251 |
0 |
0 |
T150 |
119571 |
720 |
0 |
0 |
T151 |
89970 |
843 |
0 |
0 |
T152 |
327920 |
1304 |
0 |
0 |
T381 |
324855 |
2365 |
0 |
0 |
T382 |
686635 |
7879 |
0 |
0 |
T383 |
361920 |
2566 |
0 |
0 |
T384 |
53232 |
408 |
0 |
0 |
T409 |
94241 |
888 |
0 |
0 |
T416 |
163120 |
783 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
241 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
3 |
0 |
0 |
T381 |
324855 |
6 |
0 |
0 |
T382 |
686635 |
20 |
0 |
0 |
T383 |
361920 |
6 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T80,T150,T151 |
1 | 1 | Covered | T80,T150,T151 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T80,T150,T151 |
0 |
0 |
1 |
Covered |
T80,T150,T151 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
91071 |
0 |
0 |
T80 |
46154 |
300 |
0 |
0 |
T150 |
119571 |
696 |
0 |
0 |
T151 |
89970 |
816 |
0 |
0 |
T152 |
327920 |
2128 |
0 |
0 |
T381 |
324855 |
3654 |
0 |
0 |
T382 |
686635 |
5406 |
0 |
0 |
T383 |
361920 |
4035 |
0 |
0 |
T384 |
53232 |
430 |
0 |
0 |
T409 |
94241 |
840 |
0 |
0 |
T416 |
163120 |
793 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
231 |
0 |
0 |
T80 |
46154 |
1 |
0 |
0 |
T150 |
119571 |
2 |
0 |
0 |
T151 |
89970 |
2 |
0 |
0 |
T152 |
327920 |
5 |
0 |
0 |
T381 |
324855 |
9 |
0 |
0 |
T382 |
686635 |
14 |
0 |
0 |
T383 |
361920 |
9 |
0 |
0 |
T384 |
53232 |
1 |
0 |
0 |
T409 |
94241 |
2 |
0 |
0 |
T416 |
163120 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T65,T58 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T20,T65,T58 |
1 | 1 | Covered | T20,T65,T58 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T20,T65,T58 |
1 | 0 | Covered | T20,T65,T58 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T65,T58 |
1 | 1 | Covered | T20,T65,T58 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T65,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T20,T65,T58 |
0 |
0 |
1 |
Covered |
T20,T65,T58 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T20,T65,T58 |
0 |
0 |
1 |
Covered |
T20,T65,T58 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
122416 |
0 |
0 |
T16 |
25125 |
0 |
0 |
0 |
T20 |
165389 |
723 |
0 |
0 |
T21 |
20089 |
0 |
0 |
0 |
T51 |
55930 |
0 |
0 |
0 |
T58 |
0 |
2246 |
0 |
0 |
T59 |
0 |
2505 |
0 |
0 |
T60 |
0 |
324 |
0 |
0 |
T61 |
0 |
820 |
0 |
0 |
T65 |
0 |
778 |
0 |
0 |
T78 |
0 |
911 |
0 |
0 |
T106 |
0 |
1680 |
0 |
0 |
T107 |
0 |
1688 |
0 |
0 |
T108 |
23099 |
0 |
0 |
0 |
T109 |
18449 |
0 |
0 |
0 |
T110 |
39382 |
0 |
0 |
0 |
T111 |
22906 |
0 |
0 |
0 |
T112 |
24410 |
0 |
0 |
0 |
T113 |
60189 |
0 |
0 |
0 |
T415 |
0 |
672 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1860102 |
1635119 |
0 |
0 |
T1 |
2088 |
2024 |
0 |
0 |
T2 |
900 |
726 |
0 |
0 |
T3 |
384 |
210 |
0 |
0 |
T4 |
556 |
382 |
0 |
0 |
T5 |
1530 |
1358 |
0 |
0 |
T6 |
594 |
420 |
0 |
0 |
T7 |
4608 |
3776 |
0 |
0 |
T48 |
2057 |
1883 |
0 |
0 |
T49 |
2858 |
2685 |
0 |
0 |
T90 |
728 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
273 |
0 |
0 |
T16 |
25125 |
0 |
0 |
0 |
T20 |
165389 |
2 |
0 |
0 |
T21 |
20089 |
0 |
0 |
0 |
T51 |
55930 |
0 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
7 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T107 |
0 |
4 |
0 |
0 |
T108 |
23099 |
0 |
0 |
0 |
T109 |
18449 |
0 |
0 |
0 |
T110 |
39382 |
0 |
0 |
0 |
T111 |
22906 |
0 |
0 |
0 |
T112 |
24410 |
0 |
0 |
0 |
T113 |
60189 |
0 |
0 |
0 |
T415 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151835069 |
151023267 |
0 |
0 |
T1 |
243258 |
242509 |
0 |
0 |
T2 |
47423 |
47134 |
0 |
0 |
T3 |
14212 |
13794 |
0 |
0 |
T4 |
34862 |
34364 |
0 |
0 |
T5 |
157843 |
157284 |
0 |
0 |
T6 |
43086 |
42482 |
0 |
0 |
T7 |
218995 |
215729 |
0 |
0 |
T48 |
204530 |
204052 |
0 |
0 |
T49 |
312597 |
312205 |
0 |
0 |
T90 |
58765 |
58279 |
0 |
0 |