Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T15,T18 |
| 1 | 0 | Covered | T17,T15,T18 |
| 1 | 1 | Covered | T17,T15,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T15,T18 |
| 1 | 0 | Covered | T17,T15,T18 |
| 1 | 1 | Covered | T17,T15,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
21663 |
0 |
0 |
| T15 |
38576 |
5 |
0 |
0 |
| T17 |
4291 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T48 |
1139 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T65 |
12376 |
0 |
0 |
0 |
| T86 |
590 |
0 |
0 |
0 |
| T94 |
871 |
0 |
0 |
0 |
| T95 |
597 |
0 |
0 |
0 |
| T96 |
550 |
0 |
0 |
0 |
| T97 |
558 |
0 |
0 |
0 |
| T98 |
1030 |
0 |
0 |
0 |
| T99 |
1387 |
0 |
0 |
0 |
| T102 |
36716 |
1 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
4397 |
0 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T133 |
0 |
15 |
0 |
0 |
| T134 |
39366 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
37 |
0 |
0 |
| T271 |
22795 |
0 |
0 |
0 |
| T272 |
172420 |
0 |
0 |
0 |
| T273 |
36030 |
0 |
0 |
0 |
| T274 |
16412 |
0 |
0 |
0 |
| T309 |
67360 |
0 |
0 |
0 |
| T315 |
50155 |
0 |
0 |
0 |
| T391 |
0 |
15 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
6 |
0 |
0 |
| T411 |
25822 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
21675 |
0 |
0 |
| T15 |
38576 |
6 |
0 |
0 |
| T17 |
130262 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T48 |
52070 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T65 |
12376 |
0 |
0 |
0 |
| T86 |
42419 |
0 |
0 |
0 |
| T94 |
71296 |
0 |
0 |
0 |
| T95 |
45622 |
0 |
0 |
0 |
| T96 |
40392 |
0 |
0 |
0 |
| T97 |
39399 |
0 |
0 |
0 |
| T98 |
75903 |
0 |
0 |
0 |
| T99 |
139874 |
0 |
0 |
0 |
| T102 |
1032 |
1 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
508207 |
0 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T133 |
0 |
15 |
0 |
0 |
| T134 |
39366 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
37 |
0 |
0 |
| T271 |
22795 |
0 |
0 |
0 |
| T272 |
172420 |
0 |
0 |
0 |
| T273 |
36030 |
0 |
0 |
0 |
| T274 |
16412 |
0 |
0 |
0 |
| T309 |
67360 |
0 |
0 |
0 |
| T315 |
50155 |
0 |
0 |
0 |
| T391 |
0 |
15 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
6 |
0 |
0 |
| T411 |
25822 |
0 |
0 |
0 |