Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T15,T53,T55 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T15,T53,T55 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
467 |
0 |
0 |
T15 |
608 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T65 |
259 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T134 |
879 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T271 |
458 |
0 |
0 |
0 |
T272 |
1689 |
0 |
0 |
0 |
T273 |
543 |
0 |
0 |
0 |
T274 |
374 |
0 |
0 |
0 |
T309 |
978 |
0 |
0 |
0 |
T315 |
617 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
417 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
470 |
0 |
0 |
T15 |
37968 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T15,T53,T55 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T15,T53,T55 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
469 |
0 |
0 |
T15 |
37968 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
469 |
0 |
0 |
T15 |
608 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T65 |
259 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T134 |
879 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T271 |
458 |
0 |
0 |
0 |
T272 |
1689 |
0 |
0 |
0 |
T273 |
543 |
0 |
0 |
0 |
T274 |
374 |
0 |
0 |
0 |
T309 |
978 |
0 |
0 |
0 |
T315 |
617 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
417 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T152 |
1 | 1 | Covered | T102,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T153 |
1 | 1 | Covered | T102,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
418 |
0 |
0 |
T102 |
1032 |
2 |
0 |
0 |
T123 |
1972 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T166 |
481 |
0 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
1947 |
0 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1296 |
0 |
0 |
0 |
T416 |
798 |
0 |
0 |
0 |
T417 |
563 |
0 |
0 |
0 |
T418 |
332 |
0 |
0 |
0 |
T419 |
490 |
0 |
0 |
0 |
T420 |
362 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
419 |
0 |
0 |
T102 |
36716 |
3 |
0 |
0 |
T123 |
186427 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T166 |
22011 |
0 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
126579 |
0 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
77853 |
0 |
0 |
0 |
T416 |
56807 |
0 |
0 |
0 |
T417 |
41815 |
0 |
0 |
0 |
T418 |
21453 |
0 |
0 |
0 |
T419 |
31012 |
0 |
0 |
0 |
T420 |
21588 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T152 |
1 | 1 | Covered | T102,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T153 |
1 | 1 | Covered | T102,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
418 |
0 |
0 |
T102 |
36716 |
2 |
0 |
0 |
T123 |
186427 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T166 |
22011 |
0 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
126579 |
0 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
77853 |
0 |
0 |
0 |
T416 |
56807 |
0 |
0 |
0 |
T417 |
41815 |
0 |
0 |
0 |
T418 |
21453 |
0 |
0 |
0 |
T419 |
31012 |
0 |
0 |
0 |
T420 |
21588 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
418 |
0 |
0 |
T102 |
1032 |
2 |
0 |
0 |
T123 |
1972 |
0 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T166 |
481 |
0 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
1947 |
0 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1296 |
0 |
0 |
0 |
T416 |
798 |
0 |
0 |
0 |
T417 |
563 |
0 |
0 |
0 |
T418 |
332 |
0 |
0 |
0 |
T419 |
490 |
0 |
0 |
0 |
T420 |
362 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T152 |
1 | 1 | Covered | T57,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T153 |
1 | 1 | Covered | T57,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
431 |
0 |
0 |
T57 |
1119 |
2 |
0 |
0 |
T112 |
4072 |
0 |
0 |
0 |
T133 |
0 |
12 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T354 |
414 |
0 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
9 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
1073 |
0 |
0 |
0 |
T422 |
861 |
0 |
0 |
0 |
T423 |
413 |
0 |
0 |
0 |
T424 |
390 |
0 |
0 |
0 |
T425 |
2027 |
0 |
0 |
0 |
T426 |
583 |
0 |
0 |
0 |
T427 |
2883 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
432 |
0 |
0 |
T57 |
32970 |
3 |
0 |
0 |
T112 |
155299 |
0 |
0 |
0 |
T133 |
0 |
12 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T354 |
22194 |
0 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
9 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
105454 |
0 |
0 |
0 |
T422 |
56130 |
0 |
0 |
0 |
T423 |
18983 |
0 |
0 |
0 |
T424 |
23444 |
0 |
0 |
0 |
T425 |
124410 |
0 |
0 |
0 |
T426 |
40306 |
0 |
0 |
0 |
T427 |
324495 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T152 |
1 | 1 | Covered | T57,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T153 |
1 | 1 | Covered | T57,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
431 |
0 |
0 |
T57 |
32970 |
2 |
0 |
0 |
T112 |
155299 |
0 |
0 |
0 |
T133 |
0 |
12 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T354 |
22194 |
0 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
9 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
105454 |
0 |
0 |
0 |
T422 |
56130 |
0 |
0 |
0 |
T423 |
18983 |
0 |
0 |
0 |
T424 |
23444 |
0 |
0 |
0 |
T425 |
124410 |
0 |
0 |
0 |
T426 |
40306 |
0 |
0 |
0 |
T427 |
324495 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
431 |
0 |
0 |
T57 |
1119 |
2 |
0 |
0 |
T112 |
4072 |
0 |
0 |
0 |
T133 |
0 |
12 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
14 |
0 |
0 |
T354 |
414 |
0 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
9 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
1073 |
0 |
0 |
0 |
T422 |
861 |
0 |
0 |
0 |
T423 |
413 |
0 |
0 |
0 |
T424 |
390 |
0 |
0 |
0 |
T425 |
2027 |
0 |
0 |
0 |
T426 |
583 |
0 |
0 |
0 |
T427 |
2883 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
433 |
0 |
0 |
T133 |
2790 |
8 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
3 |
0 |
0 |
T391 |
5938 |
11 |
0 |
0 |
T392 |
5834 |
8 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
433 |
0 |
0 |
T133 |
306750 |
8 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
3 |
0 |
0 |
T391 |
672481 |
11 |
0 |
0 |
T392 |
646837 |
8 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
433 |
0 |
0 |
T133 |
306750 |
8 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
3 |
0 |
0 |
T391 |
672481 |
11 |
0 |
0 |
T392 |
646837 |
8 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
433 |
0 |
0 |
T133 |
2790 |
8 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
3 |
0 |
0 |
T391 |
5938 |
11 |
0 |
0 |
T392 |
5834 |
8 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
457 |
0 |
0 |
T133 |
2790 |
3 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
8 |
0 |
0 |
T391 |
5938 |
23 |
0 |
0 |
T392 |
5834 |
8 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
457 |
0 |
0 |
T133 |
306750 |
3 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
8 |
0 |
0 |
T391 |
672481 |
23 |
0 |
0 |
T392 |
646837 |
8 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
457 |
0 |
0 |
T133 |
306750 |
3 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
8 |
0 |
0 |
T391 |
672481 |
23 |
0 |
0 |
T392 |
646837 |
8 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
457 |
0 |
0 |
T133 |
2790 |
3 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
8 |
0 |
0 |
T391 |
5938 |
23 |
0 |
0 |
T392 |
5834 |
8 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T18,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T18,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
451 |
0 |
0 |
T17 |
4291 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T48 |
1139 |
0 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T86 |
590 |
0 |
0 |
0 |
T94 |
871 |
0 |
0 |
0 |
T95 |
597 |
0 |
0 |
0 |
T96 |
550 |
0 |
0 |
0 |
T97 |
558 |
0 |
0 |
0 |
T98 |
1030 |
0 |
0 |
0 |
T99 |
1387 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
4397 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T429 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
451 |
0 |
0 |
T17 |
130262 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T429 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T18,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T18,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
451 |
0 |
0 |
T17 |
130262 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T429 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
451 |
0 |
0 |
T17 |
4291 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T48 |
1139 |
0 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T86 |
590 |
0 |
0 |
0 |
T94 |
871 |
0 |
0 |
0 |
T95 |
597 |
0 |
0 |
0 |
T96 |
550 |
0 |
0 |
0 |
T97 |
558 |
0 |
0 |
0 |
T98 |
1030 |
0 |
0 |
0 |
T99 |
1387 |
0 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
4397 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T429 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T152 |
1 | 1 | Covered | T111,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T153 |
1 | 1 | Covered | T111,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
442 |
0 |
0 |
T32 |
467 |
0 |
0 |
0 |
T111 |
1101 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
525 |
0 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
15 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
1418 |
0 |
0 |
0 |
T431 |
1936 |
0 |
0 |
0 |
T432 |
5055 |
0 |
0 |
0 |
T433 |
985 |
0 |
0 |
0 |
T434 |
603 |
0 |
0 |
0 |
T435 |
550 |
0 |
0 |
0 |
T436 |
1018 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
443 |
0 |
0 |
T32 |
27415 |
0 |
0 |
0 |
T111 |
43830 |
3 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
25790 |
0 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
15 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
149541 |
0 |
0 |
0 |
T431 |
186261 |
0 |
0 |
0 |
T432 |
575900 |
0 |
0 |
0 |
T433 |
61042 |
0 |
0 |
0 |
T434 |
35628 |
0 |
0 |
0 |
T435 |
26254 |
0 |
0 |
0 |
T436 |
51270 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T152 |
1 | 1 | Covered | T111,T133,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T153 |
1 | 1 | Covered | T111,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
442 |
0 |
0 |
T32 |
27415 |
0 |
0 |
0 |
T111 |
43830 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
25790 |
0 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
15 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
149541 |
0 |
0 |
0 |
T431 |
186261 |
0 |
0 |
0 |
T432 |
575900 |
0 |
0 |
0 |
T433 |
61042 |
0 |
0 |
0 |
T434 |
35628 |
0 |
0 |
0 |
T435 |
26254 |
0 |
0 |
0 |
T436 |
51270 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
442 |
0 |
0 |
T32 |
467 |
0 |
0 |
0 |
T111 |
1101 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
525 |
0 |
0 |
0 |
T391 |
0 |
14 |
0 |
0 |
T392 |
0 |
15 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
62 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
1418 |
0 |
0 |
0 |
T431 |
1936 |
0 |
0 |
0 |
T432 |
5055 |
0 |
0 |
0 |
T433 |
985 |
0 |
0 |
0 |
T434 |
603 |
0 |
0 |
0 |
T435 |
550 |
0 |
0 |
0 |
T436 |
1018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
398 |
0 |
0 |
T133 |
2790 |
3 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
8 |
0 |
0 |
T391 |
5938 |
11 |
0 |
0 |
T392 |
5834 |
3 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
399 |
0 |
0 |
T133 |
306750 |
3 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
8 |
0 |
0 |
T391 |
672481 |
11 |
0 |
0 |
T392 |
646837 |
3 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
398 |
0 |
0 |
T133 |
306750 |
3 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
8 |
0 |
0 |
T391 |
672481 |
11 |
0 |
0 |
T392 |
646837 |
3 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
62 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
398 |
0 |
0 |
T133 |
2790 |
3 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
8 |
0 |
0 |
T391 |
5938 |
11 |
0 |
0 |
T392 |
5834 |
3 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
62 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T53,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T53,T55,T56 |
1 | 1 | Covered | T15,T53,T55 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
456 |
0 |
0 |
T15 |
608 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T65 |
259 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T134 |
879 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
15 |
0 |
0 |
T271 |
458 |
0 |
0 |
0 |
T272 |
1689 |
0 |
0 |
0 |
T273 |
543 |
0 |
0 |
0 |
T274 |
374 |
0 |
0 |
0 |
T309 |
978 |
0 |
0 |
0 |
T315 |
617 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
417 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
456 |
0 |
0 |
T15 |
37968 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
15 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T15,T53,T55 |
1 | 1 | Covered | T53,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T53,T55 |
1 | 0 | Covered | T53,T55,T56 |
1 | 1 | Covered | T15,T53,T55 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
456 |
0 |
0 |
T15 |
37968 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
15 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
456 |
0 |
0 |
T15 |
608 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T65 |
259 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T134 |
879 |
0 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
15 |
0 |
0 |
T271 |
458 |
0 |
0 |
0 |
T272 |
1689 |
0 |
0 |
0 |
T273 |
543 |
0 |
0 |
0 |
T274 |
374 |
0 |
0 |
0 |
T309 |
978 |
0 |
0 |
0 |
T315 |
617 |
0 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T411 |
417 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T152 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T102,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
461 |
0 |
0 |
T102 |
1032 |
1 |
0 |
0 |
T123 |
1972 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T166 |
481 |
0 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
8 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
1947 |
0 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1296 |
0 |
0 |
0 |
T416 |
798 |
0 |
0 |
0 |
T417 |
563 |
0 |
0 |
0 |
T418 |
332 |
0 |
0 |
0 |
T419 |
490 |
0 |
0 |
0 |
T420 |
362 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
461 |
0 |
0 |
T102 |
36716 |
1 |
0 |
0 |
T123 |
186427 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T166 |
22011 |
0 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
8 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
126579 |
0 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
77853 |
0 |
0 |
0 |
T416 |
56807 |
0 |
0 |
0 |
T417 |
41815 |
0 |
0 |
0 |
T418 |
21453 |
0 |
0 |
0 |
T419 |
31012 |
0 |
0 |
0 |
T420 |
21588 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T102,T133,T152 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T102,T133,T152 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T102,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
461 |
0 |
0 |
T102 |
36716 |
1 |
0 |
0 |
T123 |
186427 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T166 |
22011 |
0 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
8 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
126579 |
0 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
77853 |
0 |
0 |
0 |
T416 |
56807 |
0 |
0 |
0 |
T417 |
41815 |
0 |
0 |
0 |
T418 |
21453 |
0 |
0 |
0 |
T419 |
31012 |
0 |
0 |
0 |
T420 |
21588 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
461 |
0 |
0 |
T102 |
1032 |
1 |
0 |
0 |
T123 |
1972 |
0 |
0 |
0 |
T133 |
0 |
5 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T166 |
481 |
0 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
8 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T398 |
1947 |
0 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1296 |
0 |
0 |
0 |
T416 |
798 |
0 |
0 |
0 |
T417 |
563 |
0 |
0 |
0 |
T418 |
332 |
0 |
0 |
0 |
T419 |
490 |
0 |
0 |
0 |
T420 |
362 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T152 |
1 | 1 | Covered | T153,T391,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T153,T391,T392 |
1 | 1 | Covered | T57,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
448 |
0 |
0 |
T57 |
1119 |
1 |
0 |
0 |
T112 |
4072 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T354 |
414 |
0 |
0 |
0 |
T391 |
0 |
3 |
0 |
0 |
T392 |
0 |
19 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
1073 |
0 |
0 |
0 |
T422 |
861 |
0 |
0 |
0 |
T423 |
413 |
0 |
0 |
0 |
T424 |
390 |
0 |
0 |
0 |
T425 |
2027 |
0 |
0 |
0 |
T426 |
583 |
0 |
0 |
0 |
T427 |
2883 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
448 |
0 |
0 |
T57 |
32970 |
1 |
0 |
0 |
T112 |
155299 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T354 |
22194 |
0 |
0 |
0 |
T391 |
0 |
3 |
0 |
0 |
T392 |
0 |
19 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
105454 |
0 |
0 |
0 |
T422 |
56130 |
0 |
0 |
0 |
T423 |
18983 |
0 |
0 |
0 |
T424 |
23444 |
0 |
0 |
0 |
T425 |
124410 |
0 |
0 |
0 |
T426 |
40306 |
0 |
0 |
0 |
T427 |
324495 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T57,T133,T152 |
1 | 1 | Covered | T153,T391,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T133,T152 |
1 | 0 | Covered | T153,T391,T392 |
1 | 1 | Covered | T57,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
448 |
0 |
0 |
T57 |
32970 |
1 |
0 |
0 |
T112 |
155299 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T354 |
22194 |
0 |
0 |
0 |
T391 |
0 |
3 |
0 |
0 |
T392 |
0 |
19 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
105454 |
0 |
0 |
0 |
T422 |
56130 |
0 |
0 |
0 |
T423 |
18983 |
0 |
0 |
0 |
T424 |
23444 |
0 |
0 |
0 |
T425 |
124410 |
0 |
0 |
0 |
T426 |
40306 |
0 |
0 |
0 |
T427 |
324495 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
448 |
0 |
0 |
T57 |
1119 |
1 |
0 |
0 |
T112 |
4072 |
0 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T354 |
414 |
0 |
0 |
0 |
T391 |
0 |
3 |
0 |
0 |
T392 |
0 |
19 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T421 |
1073 |
0 |
0 |
0 |
T422 |
861 |
0 |
0 |
0 |
T423 |
413 |
0 |
0 |
0 |
T424 |
390 |
0 |
0 |
0 |
T425 |
2027 |
0 |
0 |
0 |
T426 |
583 |
0 |
0 |
0 |
T427 |
2883 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
445 |
0 |
0 |
T133 |
2790 |
7 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
20 |
0 |
0 |
T391 |
5938 |
16 |
0 |
0 |
T392 |
5834 |
11 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
445 |
0 |
0 |
T133 |
306750 |
7 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
20 |
0 |
0 |
T391 |
672481 |
16 |
0 |
0 |
T392 |
646837 |
11 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
445 |
0 |
0 |
T133 |
306750 |
7 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
20 |
0 |
0 |
T391 |
672481 |
16 |
0 |
0 |
T392 |
646837 |
11 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
445 |
0 |
0 |
T133 |
2790 |
7 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
20 |
0 |
0 |
T391 |
5938 |
16 |
0 |
0 |
T392 |
5834 |
11 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
421 |
0 |
0 |
T133 |
2790 |
2 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
17 |
0 |
0 |
T391 |
5938 |
13 |
0 |
0 |
T392 |
5834 |
6 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
421 |
0 |
0 |
T133 |
306750 |
2 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
17 |
0 |
0 |
T391 |
672481 |
13 |
0 |
0 |
T392 |
646837 |
6 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
421 |
0 |
0 |
T133 |
306750 |
2 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
17 |
0 |
0 |
T391 |
672481 |
13 |
0 |
0 |
T392 |
646837 |
6 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
421 |
0 |
0 |
T133 |
2790 |
2 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
17 |
0 |
0 |
T391 |
5938 |
13 |
0 |
0 |
T392 |
5834 |
6 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T58,T112 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T58,T112 |
1 | 1 | Covered | T17,T18,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
458 |
0 |
0 |
T17 |
4291 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T48 |
1139 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T86 |
590 |
0 |
0 |
0 |
T94 |
871 |
0 |
0 |
0 |
T95 |
597 |
0 |
0 |
0 |
T96 |
550 |
0 |
0 |
0 |
T97 |
558 |
0 |
0 |
0 |
T98 |
1030 |
0 |
0 |
0 |
T99 |
1387 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
4397 |
0 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T429 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
458 |
0 |
0 |
T17 |
130262 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T429 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T18,T58 |
1 | 1 | Covered | T17,T58,T112 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T58 |
1 | 0 | Covered | T17,T58,T112 |
1 | 1 | Covered | T17,T18,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
458 |
0 |
0 |
T17 |
130262 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T429 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
458 |
0 |
0 |
T17 |
4291 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T48 |
1139 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T86 |
590 |
0 |
0 |
0 |
T94 |
871 |
0 |
0 |
0 |
T95 |
597 |
0 |
0 |
0 |
T96 |
550 |
0 |
0 |
0 |
T97 |
558 |
0 |
0 |
0 |
T98 |
1030 |
0 |
0 |
0 |
T99 |
1387 |
0 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
4397 |
0 |
0 |
0 |
T112 |
0 |
2 |
0 |
0 |
T133 |
0 |
2 |
0 |
0 |
T429 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T152 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T111,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
412 |
0 |
0 |
T32 |
467 |
0 |
0 |
0 |
T111 |
1101 |
1 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
525 |
0 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
1418 |
0 |
0 |
0 |
T431 |
1936 |
0 |
0 |
0 |
T432 |
5055 |
0 |
0 |
0 |
T433 |
985 |
0 |
0 |
0 |
T434 |
603 |
0 |
0 |
0 |
T435 |
550 |
0 |
0 |
0 |
T436 |
1018 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
412 |
0 |
0 |
T32 |
27415 |
0 |
0 |
0 |
T111 |
43830 |
1 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
25790 |
0 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
149541 |
0 |
0 |
0 |
T431 |
186261 |
0 |
0 |
0 |
T432 |
575900 |
0 |
0 |
0 |
T433 |
61042 |
0 |
0 |
0 |
T434 |
35628 |
0 |
0 |
0 |
T435 |
26254 |
0 |
0 |
0 |
T436 |
51270 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T111,T133,T152 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T111,T133,T152 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T111,T133,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
412 |
0 |
0 |
T32 |
27415 |
0 |
0 |
0 |
T111 |
43830 |
1 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
25790 |
0 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
149541 |
0 |
0 |
0 |
T431 |
186261 |
0 |
0 |
0 |
T432 |
575900 |
0 |
0 |
0 |
T433 |
61042 |
0 |
0 |
0 |
T434 |
35628 |
0 |
0 |
0 |
T435 |
26254 |
0 |
0 |
0 |
T436 |
51270 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
412 |
0 |
0 |
T32 |
467 |
0 |
0 |
0 |
T111 |
1101 |
1 |
0 |
0 |
T133 |
0 |
4 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T304 |
525 |
0 |
0 |
0 |
T391 |
0 |
7 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T430 |
1418 |
0 |
0 |
0 |
T431 |
1936 |
0 |
0 |
0 |
T432 |
5055 |
0 |
0 |
0 |
T433 |
985 |
0 |
0 |
0 |
T434 |
603 |
0 |
0 |
0 |
T435 |
550 |
0 |
0 |
0 |
T436 |
1018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
451 |
0 |
0 |
T133 |
2790 |
9 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
19 |
0 |
0 |
T391 |
5938 |
15 |
0 |
0 |
T392 |
5834 |
12 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
451 |
0 |
0 |
T133 |
306750 |
9 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
19 |
0 |
0 |
T391 |
672481 |
15 |
0 |
0 |
T392 |
646837 |
12 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
451 |
0 |
0 |
T133 |
306750 |
9 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
19 |
0 |
0 |
T391 |
672481 |
15 |
0 |
0 |
T392 |
646837 |
12 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
451 |
0 |
0 |
T133 |
2790 |
9 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
19 |
0 |
0 |
T391 |
5938 |
15 |
0 |
0 |
T392 |
5834 |
12 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
442 |
0 |
0 |
T133 |
2790 |
12 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
11 |
0 |
0 |
T391 |
5938 |
15 |
0 |
0 |
T392 |
5834 |
15 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
442 |
0 |
0 |
T133 |
306750 |
12 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
11 |
0 |
0 |
T391 |
672481 |
15 |
0 |
0 |
T392 |
646837 |
15 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
442 |
0 |
0 |
T133 |
306750 |
12 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
11 |
0 |
0 |
T391 |
672481 |
15 |
0 |
0 |
T392 |
646837 |
15 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
442 |
0 |
0 |
T133 |
2790 |
12 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
11 |
0 |
0 |
T391 |
5938 |
15 |
0 |
0 |
T392 |
5834 |
15 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T108,T109,T110 |
1 | 0 | Covered | T108,T109,T110 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T108,T109,T110 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T108,T109,T110 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
466 |
0 |
0 |
T20 |
542 |
0 |
0 |
0 |
T108 |
785 |
1 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
19 |
0 |
0 |
T326 |
1099 |
0 |
0 |
0 |
T327 |
675 |
0 |
0 |
0 |
T391 |
0 |
20 |
0 |
0 |
T392 |
0 |
14 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T437 |
710 |
0 |
0 |
0 |
T438 |
562 |
0 |
0 |
0 |
T439 |
564 |
0 |
0 |
0 |
T440 |
558 |
0 |
0 |
0 |
T441 |
1085 |
0 |
0 |
0 |
T442 |
2936 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
468 |
0 |
0 |
T20 |
34876 |
0 |
0 |
0 |
T108 |
40012 |
1 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
19 |
0 |
0 |
T326 |
101044 |
0 |
0 |
0 |
T327 |
55104 |
0 |
0 |
0 |
T391 |
0 |
20 |
0 |
0 |
T392 |
0 |
15 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T437 |
41338 |
0 |
0 |
0 |
T438 |
36818 |
0 |
0 |
0 |
T439 |
37195 |
0 |
0 |
0 |
T440 |
40862 |
0 |
0 |
0 |
T441 |
55399 |
0 |
0 |
0 |
T442 |
327232 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T108,T109,T110 |
1 | 0 | Covered | T108,T110,T133 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T108,T109,T110 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T108,T109,T110 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
467 |
0 |
0 |
T20 |
34876 |
0 |
0 |
0 |
T108 |
40012 |
1 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
19 |
0 |
0 |
T326 |
101044 |
0 |
0 |
0 |
T327 |
55104 |
0 |
0 |
0 |
T391 |
0 |
20 |
0 |
0 |
T392 |
0 |
14 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T437 |
41338 |
0 |
0 |
0 |
T438 |
36818 |
0 |
0 |
0 |
T439 |
37195 |
0 |
0 |
0 |
T440 |
40862 |
0 |
0 |
0 |
T441 |
55399 |
0 |
0 |
0 |
T442 |
327232 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
467 |
0 |
0 |
T20 |
542 |
0 |
0 |
0 |
T108 |
785 |
1 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T153 |
0 |
19 |
0 |
0 |
T326 |
1099 |
0 |
0 |
0 |
T327 |
675 |
0 |
0 |
0 |
T391 |
0 |
20 |
0 |
0 |
T392 |
0 |
14 |
0 |
0 |
T393 |
0 |
2 |
0 |
0 |
T412 |
0 |
64 |
0 |
0 |
T437 |
710 |
0 |
0 |
0 |
T438 |
562 |
0 |
0 |
0 |
T439 |
564 |
0 |
0 |
0 |
T440 |
558 |
0 |
0 |
0 |
T441 |
1085 |
0 |
0 |
0 |
T442 |
2936 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
432 |
0 |
0 |
T133 |
2790 |
7 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
11 |
0 |
0 |
T391 |
5938 |
5 |
0 |
0 |
T392 |
5834 |
4 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
432 |
0 |
0 |
T133 |
306750 |
7 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
11 |
0 |
0 |
T391 |
672481 |
5 |
0 |
0 |
T392 |
646837 |
4 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T152,T153 |
1 | 1 | Covered | T133,T153,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T133,T152,T153 |
1 | 0 | Covered | T133,T153,T391 |
1 | 1 | Covered | T133,T152,T153 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157471825 |
432 |
0 |
0 |
T133 |
306750 |
7 |
0 |
0 |
T152 |
53263 |
1 |
0 |
0 |
T153 |
717330 |
11 |
0 |
0 |
T391 |
672481 |
5 |
0 |
0 |
T392 |
646837 |
4 |
0 |
0 |
T393 |
111642 |
2 |
0 |
0 |
T412 |
138334 |
64 |
0 |
0 |
T413 |
128166 |
2 |
0 |
0 |
T414 |
81345 |
2 |
0 |
0 |
T428 |
52723 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904950 |
432 |
0 |
0 |
T133 |
2790 |
7 |
0 |
0 |
T152 |
755 |
1 |
0 |
0 |
T153 |
6412 |
11 |
0 |
0 |
T391 |
5938 |
5 |
0 |
0 |
T392 |
5834 |
4 |
0 |
0 |
T393 |
1942 |
2 |
0 |
0 |
T412 |
11785 |
64 |
0 |
0 |
T413 |
2288 |
2 |
0 |
0 |
T414 |
975 |
2 |
0 |
0 |
T428 |
685 |
1 |
0 |
0 |