Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T20,T60 | 
| 1 | 0 | Covered | T57,T20,T60 | 
| 1 | 1 | Covered | T57,T20,T63 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T20,T60 | 
| 1 | 0 | Covered | T57,T20,T63 | 
| 1 | 1 | Covered | T57,T20,T60 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
12099 | 
0 | 
0 | 
| T14 | 
78728 | 
0 | 
0 | 
0 | 
| T20 | 
158814 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
4 | 
0 | 
0 | 
| T57 | 
37529 | 
7 | 
0 | 
0 | 
| T58 | 
0 | 
6 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
1791872 | 
4 | 
0 | 
0 | 
| T61 | 
0 | 
6 | 
0 | 
0 | 
| T62 | 
0 | 
7 | 
0 | 
0 | 
| T63 | 
0 | 
2 | 
0 | 
0 | 
| T75 | 
300855 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T105 | 
90885 | 
0 | 
0 | 
0 | 
| T106 | 
245470 | 
0 | 
0 | 
0 | 
| T107 | 
55684 | 
0 | 
0 | 
0 | 
| T108 | 
24256 | 
0 | 
0 | 
0 | 
| T109 | 
23371 | 
0 | 
0 | 
0 | 
| T110 | 
58375 | 
0 | 
0 | 
0 | 
| T111 | 
56930 | 
0 | 
0 | 
0 | 
| T112 | 
24683 | 
0 | 
0 | 
0 | 
| T129 | 
277104 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
443320 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
2 | 
0 | 
0 | 
| T226 | 
107288 | 
0 | 
0 | 
0 | 
| T307 | 
209656 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
6 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
238744 | 
0 | 
0 | 
0 | 
| T387 | 
537144 | 
0 | 
0 | 
0 | 
| T388 | 
176548 | 
0 | 
0 | 
0 | 
| T389 | 
905900 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
12114 | 
0 | 
0 | 
| T14 | 
78728 | 
0 | 
0 | 
0 | 
| T20 | 
4734 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
5 | 
0 | 
0 | 
| T57 | 
73279 | 
7 | 
0 | 
0 | 
| T58 | 
0 | 
7 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
1791872 | 
4 | 
0 | 
0 | 
| T61 | 
0 | 
7 | 
0 | 
0 | 
| T62 | 
0 | 
7 | 
0 | 
0 | 
| T63 | 
0 | 
2 | 
0 | 
0 | 
| T75 | 
593523 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T105 | 
177654 | 
0 | 
0 | 
0 | 
| T106 | 
484175 | 
0 | 
0 | 
0 | 
| T107 | 
108707 | 
0 | 
0 | 
0 | 
| T108 | 
47249 | 
0 | 
0 | 
0 | 
| T109 | 
45668 | 
0 | 
0 | 
0 | 
| T110 | 
114644 | 
0 | 
0 | 
0 | 
| T111 | 
112000 | 
0 | 
0 | 
0 | 
| T112 | 
48001 | 
0 | 
0 | 
0 | 
| T129 | 
277104 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
443320 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
2 | 
0 | 
0 | 
| T226 | 
107288 | 
0 | 
0 | 
0 | 
| T307 | 
209656 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
6 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
238744 | 
0 | 
0 | 
0 | 
| T387 | 
537144 | 
0 | 
0 | 
0 | 
| T388 | 
176548 | 
0 | 
0 | 
0 | 
| T389 | 
905900 | 
0 | 
0 | 
0 |