Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T60,T63 | 
| 1 | 1 | Covered | T57,T63,T61 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T63,T61 | 
| 1 | 1 | Covered | T57,T60,T63 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
278 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
593 | 
4 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
4 | 
0 | 
0 | 
| T62 | 
0 | 
4 | 
0 | 
0 | 
| T63 | 
0 | 
2 | 
0 | 
0 | 
| T75 | 
2729 | 
0 | 
0 | 
0 | 
| T105 | 
1372 | 
0 | 
0 | 
0 | 
| T106 | 
2255 | 
0 | 
0 | 
0 | 
| T107 | 
887 | 
0 | 
0 | 
0 | 
| T108 | 
421 | 
0 | 
0 | 
0 | 
| T109 | 
358 | 
0 | 
0 | 
0 | 
| T110 | 
702 | 
0 | 
0 | 
0 | 
| T111 | 
620 | 
0 | 
0 | 
0 | 
| T112 | 
455 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
2 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
283 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
36343 | 
5 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
5 | 
0 | 
0 | 
| T62 | 
0 | 
5 | 
0 | 
0 | 
| T63 | 
0 | 
3 | 
0 | 
0 | 
| T75 | 
295397 | 
0 | 
0 | 
0 | 
| T105 | 
88141 | 
0 | 
0 | 
0 | 
| T106 | 
240960 | 
0 | 
0 | 
0 | 
| T107 | 
53910 | 
0 | 
0 | 
0 | 
| T108 | 
23414 | 
0 | 
0 | 
0 | 
| T109 | 
22655 | 
0 | 
0 | 
0 | 
| T110 | 
56971 | 
0 | 
0 | 
0 | 
| T111 | 
55690 | 
0 | 
0 | 
0 | 
| T112 | 
23773 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
3 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T60,T63 | 
| 1 | 1 | Covered | T57,T63,T61 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T63,T61 | 
| 1 | 1 | Covered | T57,T60,T63 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
279 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
36343 | 
4 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
4 | 
0 | 
0 | 
| T62 | 
0 | 
5 | 
0 | 
0 | 
| T63 | 
0 | 
2 | 
0 | 
0 | 
| T75 | 
295397 | 
0 | 
0 | 
0 | 
| T105 | 
88141 | 
0 | 
0 | 
0 | 
| T106 | 
240960 | 
0 | 
0 | 
0 | 
| T107 | 
53910 | 
0 | 
0 | 
0 | 
| T108 | 
23414 | 
0 | 
0 | 
0 | 
| T109 | 
22655 | 
0 | 
0 | 
0 | 
| T110 | 
56971 | 
0 | 
0 | 
0 | 
| T111 | 
55690 | 
0 | 
0 | 
0 | 
| T112 | 
23773 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
2 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
279 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T57 | 
593 | 
4 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
4 | 
0 | 
0 | 
| T62 | 
0 | 
5 | 
0 | 
0 | 
| T63 | 
0 | 
2 | 
0 | 
0 | 
| T75 | 
2729 | 
0 | 
0 | 
0 | 
| T105 | 
1372 | 
0 | 
0 | 
0 | 
| T106 | 
2255 | 
0 | 
0 | 
0 | 
| T107 | 
887 | 
0 | 
0 | 
0 | 
| T108 | 
421 | 
0 | 
0 | 
0 | 
| T109 | 
358 | 
0 | 
0 | 
0 | 
| T110 | 
702 | 
0 | 
0 | 
0 | 
| T111 | 
620 | 
0 | 
0 | 
0 | 
| T112 | 
455 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
2 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
255 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
10 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
255 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
10 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
255 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
10 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
255 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
10 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
270 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
17 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
14 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
270 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
17 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
14 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
270 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
17 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
14 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
270 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
17 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
14 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
235 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
20 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
235 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
20 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
235 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
20 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
235 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
20 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
238 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
9 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
238 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
9 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
238 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
9 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
238 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
9 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T60,T21 | 
| 1 | 1 | Covered | T20,T21,T78 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T21,T78 | 
| 1 | 1 | Covered | T20,T60,T21 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
269 | 
0 | 
0 | 
| T17 | 
1697 | 
0 | 
0 | 
0 | 
| T20 | 
4734 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
830 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T116 | 
0 | 
4 | 
0 | 
0 | 
| T179 | 
413 | 
0 | 
0 | 
0 | 
| T214 | 
592 | 
0 | 
0 | 
0 | 
| T338 | 
850 | 
0 | 
0 | 
0 | 
| T373 | 
474 | 
0 | 
0 | 
0 | 
| T374 | 
637 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
0 | 
4 | 
0 | 
0 | 
| T396 | 
528 | 
0 | 
0 | 
0 | 
| T397 | 
456 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
269 | 
0 | 
0 | 
| T17 | 
169133 | 
0 | 
0 | 
0 | 
| T20 | 
158814 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
70473 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T116 | 
0 | 
4 | 
0 | 
0 | 
| T179 | 
25140 | 
0 | 
0 | 
0 | 
| T214 | 
43279 | 
0 | 
0 | 
0 | 
| T338 | 
63699 | 
0 | 
0 | 
0 | 
| T373 | 
30836 | 
0 | 
0 | 
0 | 
| T374 | 
37122 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
0 | 
4 | 
0 | 
0 | 
| T396 | 
24908 | 
0 | 
0 | 
0 | 
| T397 | 
22024 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T60,T21 | 
| 1 | 1 | Covered | T20,T21,T78 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T21,T78 | 
| 1 | 1 | Covered | T20,T60,T21 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
269 | 
0 | 
0 | 
| T17 | 
169133 | 
0 | 
0 | 
0 | 
| T20 | 
158814 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
70473 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T116 | 
0 | 
4 | 
0 | 
0 | 
| T179 | 
25140 | 
0 | 
0 | 
0 | 
| T214 | 
43279 | 
0 | 
0 | 
0 | 
| T338 | 
63699 | 
0 | 
0 | 
0 | 
| T373 | 
30836 | 
0 | 
0 | 
0 | 
| T374 | 
37122 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
0 | 
4 | 
0 | 
0 | 
| T396 | 
24908 | 
0 | 
0 | 
0 | 
| T397 | 
22024 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
269 | 
0 | 
0 | 
| T17 | 
1697 | 
0 | 
0 | 
0 | 
| T20 | 
4734 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
830 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
2 | 
0 | 
0 | 
| T104 | 
0 | 
2 | 
0 | 
0 | 
| T116 | 
0 | 
4 | 
0 | 
0 | 
| T179 | 
413 | 
0 | 
0 | 
0 | 
| T214 | 
592 | 
0 | 
0 | 
0 | 
| T338 | 
850 | 
0 | 
0 | 
0 | 
| T373 | 
474 | 
0 | 
0 | 
0 | 
| T374 | 
637 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
0 | 
4 | 
0 | 
0 | 
| T396 | 
528 | 
0 | 
0 | 
0 | 
| T397 | 
456 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
271 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
13 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
16 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
271 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
13 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
16 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
271 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
13 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
16 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
271 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
13 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
16 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T60,T115,T366 | 
| 1 | 1 | Covered | T115,T366,T152 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T115,T366,T152 | 
| 1 | 1 | Covered | T60,T115,T366 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
214 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
2 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
7 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
215 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
3 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
7 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T60,T115,T366 | 
| 1 | 1 | Covered | T115,T366,T152 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T115,T366,T152 | 
| 1 | 1 | Covered | T60,T115,T366 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
214 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
2 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
7 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
214 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
2 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
7 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
10 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T60,T63 | 
| 1 | 1 | Covered | T57,T61,T62 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T61,T62 | 
| 1 | 1 | Covered | T57,T60,T63 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
242 | 
0 | 
0 | 
| T28 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
593 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T59 | 
0 | 
1 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
2 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T63 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
2729 | 
0 | 
0 | 
0 | 
| T105 | 
1372 | 
0 | 
0 | 
0 | 
| T106 | 
2255 | 
0 | 
0 | 
0 | 
| T107 | 
887 | 
0 | 
0 | 
0 | 
| T108 | 
421 | 
0 | 
0 | 
0 | 
| T109 | 
358 | 
0 | 
0 | 
0 | 
| T110 | 
702 | 
0 | 
0 | 
0 | 
| T111 | 
620 | 
0 | 
0 | 
0 | 
| T112 | 
455 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
1 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
242 | 
0 | 
0 | 
| T28 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
36343 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T59 | 
0 | 
1 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
2 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T63 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
295397 | 
0 | 
0 | 
0 | 
| T105 | 
88141 | 
0 | 
0 | 
0 | 
| T106 | 
240960 | 
0 | 
0 | 
0 | 
| T107 | 
53910 | 
0 | 
0 | 
0 | 
| T108 | 
23414 | 
0 | 
0 | 
0 | 
| T109 | 
22655 | 
0 | 
0 | 
0 | 
| T110 | 
56971 | 
0 | 
0 | 
0 | 
| T111 | 
55690 | 
0 | 
0 | 
0 | 
| T112 | 
23773 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
1 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T60,T63 | 
| 1 | 1 | Covered | T57,T61,T62 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T60,T63 | 
| 1 | 0 | Covered | T57,T61,T62 | 
| 1 | 1 | Covered | T57,T60,T63 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
242 | 
0 | 
0 | 
| T28 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
36343 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T59 | 
0 | 
1 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
2 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T63 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
295397 | 
0 | 
0 | 
0 | 
| T105 | 
88141 | 
0 | 
0 | 
0 | 
| T106 | 
240960 | 
0 | 
0 | 
0 | 
| T107 | 
53910 | 
0 | 
0 | 
0 | 
| T108 | 
23414 | 
0 | 
0 | 
0 | 
| T109 | 
22655 | 
0 | 
0 | 
0 | 
| T110 | 
56971 | 
0 | 
0 | 
0 | 
| T111 | 
55690 | 
0 | 
0 | 
0 | 
| T112 | 
23773 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
1 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
242 | 
0 | 
0 | 
| T28 | 
0 | 
1 | 
0 | 
0 | 
| T57 | 
593 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T59 | 
0 | 
1 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
2 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T63 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
2729 | 
0 | 
0 | 
0 | 
| T105 | 
1372 | 
0 | 
0 | 
0 | 
| T106 | 
2255 | 
0 | 
0 | 
0 | 
| T107 | 
887 | 
0 | 
0 | 
0 | 
| T108 | 
421 | 
0 | 
0 | 
0 | 
| T109 | 
358 | 
0 | 
0 | 
0 | 
| T110 | 
702 | 
0 | 
0 | 
0 | 
| T111 | 
620 | 
0 | 
0 | 
0 | 
| T112 | 
455 | 
0 | 
0 | 
0 | 
| T211 | 
0 | 
1 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
236 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
236 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
236 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
236 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
6 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
15 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
221 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
9 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
221 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
9 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
221 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
9 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
221 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
9 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
244 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
15 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T398 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
244 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
15 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T398 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
244 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
15 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T398 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
244 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
15 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T398 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
250 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
12 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
4 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
250 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
12 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
4 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
250 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
12 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
4 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
250 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
12 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
4 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T60,T21 | 
| 1 | 1 | Covered | T21,T116,T395 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T21,T116,T395 | 
| 1 | 1 | Covered | T20,T60,T21 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
260 | 
0 | 
0 | 
| T17 | 
1697 | 
0 | 
0 | 
0 | 
| T20 | 
4734 | 
1 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
830 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
1 | 
0 | 
0 | 
| T104 | 
0 | 
1 | 
0 | 
0 | 
| T116 | 
0 | 
2 | 
0 | 
0 | 
| T179 | 
413 | 
0 | 
0 | 
0 | 
| T214 | 
592 | 
0 | 
0 | 
0 | 
| T338 | 
850 | 
0 | 
0 | 
0 | 
| T373 | 
474 | 
0 | 
0 | 
0 | 
| T374 | 
637 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
1 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
2 | 
0 | 
0 | 
| T396 | 
528 | 
0 | 
0 | 
0 | 
| T397 | 
456 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
260 | 
0 | 
0 | 
| T17 | 
169133 | 
0 | 
0 | 
0 | 
| T20 | 
158814 | 
1 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
70473 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
1 | 
0 | 
0 | 
| T104 | 
0 | 
1 | 
0 | 
0 | 
| T116 | 
0 | 
2 | 
0 | 
0 | 
| T179 | 
25140 | 
0 | 
0 | 
0 | 
| T214 | 
43279 | 
0 | 
0 | 
0 | 
| T338 | 
63699 | 
0 | 
0 | 
0 | 
| T373 | 
30836 | 
0 | 
0 | 
0 | 
| T374 | 
37122 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
1 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
2 | 
0 | 
0 | 
| T396 | 
24908 | 
0 | 
0 | 
0 | 
| T397 | 
22024 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T20,T60,T21 | 
| 1 | 1 | Covered | T21,T116,T395 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T60,T21 | 
| 1 | 0 | Covered | T21,T116,T395 | 
| 1 | 1 | Covered | T20,T60,T21 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
260 | 
0 | 
0 | 
| T17 | 
169133 | 
0 | 
0 | 
0 | 
| T20 | 
158814 | 
1 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
70473 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
1 | 
0 | 
0 | 
| T104 | 
0 | 
1 | 
0 | 
0 | 
| T116 | 
0 | 
2 | 
0 | 
0 | 
| T179 | 
25140 | 
0 | 
0 | 
0 | 
| T214 | 
43279 | 
0 | 
0 | 
0 | 
| T338 | 
63699 | 
0 | 
0 | 
0 | 
| T373 | 
30836 | 
0 | 
0 | 
0 | 
| T374 | 
37122 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
1 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
2 | 
0 | 
0 | 
| T396 | 
24908 | 
0 | 
0 | 
0 | 
| T397 | 
22024 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
260 | 
0 | 
0 | 
| T17 | 
1697 | 
0 | 
0 | 
0 | 
| T20 | 
4734 | 
1 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
1 | 
0 | 
0 | 
| T69 | 
830 | 
0 | 
0 | 
0 | 
| T78 | 
0 | 
1 | 
0 | 
0 | 
| T104 | 
0 | 
1 | 
0 | 
0 | 
| T116 | 
0 | 
2 | 
0 | 
0 | 
| T179 | 
413 | 
0 | 
0 | 
0 | 
| T214 | 
592 | 
0 | 
0 | 
0 | 
| T338 | 
850 | 
0 | 
0 | 
0 | 
| T373 | 
474 | 
0 | 
0 | 
0 | 
| T374 | 
637 | 
0 | 
0 | 
0 | 
| T392 | 
0 | 
1 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T394 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
0 | 
2 | 
0 | 
0 | 
| T396 | 
528 | 
0 | 
0 | 
0 | 
| T397 | 
456 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
257 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
14 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
17 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
257 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
14 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
17 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
257 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
14 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
17 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
257 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
14 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
17 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T60,T115,T366 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T115,T366 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
230 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
230 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T60,T115,T366 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T115,T366 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T115,T366 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
230 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
230 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T115 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
8 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
13 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
220 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
220 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
220 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
220 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T113,T114 | 
| 1 | 0 | Covered | T60,T113,T114 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T113,T114 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T113,T114 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
249 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
252 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T399 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T113,T114 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T113,T114 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T113,T114 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
251 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
251 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
5 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
236 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
237 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T60,T366,T152 | 
| 1 | 1 | Covered | T366,T152,T154 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T60,T366,T152 | 
| 1 | 0 | Covered | T366,T152,T154 | 
| 1 | 1 | Covered | T60,T366,T152 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152985238 | 
237 | 
0 | 
0 | 
| T14 | 
19368 | 
0 | 
0 | 
0 | 
| T60 | 
443985 | 
1 | 
0 | 
0 | 
| T129 | 
68453 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
101111 | 
0 | 
0 | 
0 | 
| T226 | 
26349 | 
0 | 
0 | 
0 | 
| T307 | 
51742 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
58759 | 
0 | 
0 | 
0 | 
| T387 | 
132994 | 
0 | 
0 | 
0 | 
| T388 | 
43522 | 
0 | 
0 | 
0 | 
| T389 | 
224322 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1876721 | 
237 | 
0 | 
0 | 
| T14 | 
314 | 
0 | 
0 | 
0 | 
| T60 | 
3983 | 
1 | 
0 | 
0 | 
| T129 | 
823 | 
0 | 
0 | 
0 | 
| T152 | 
0 | 
18 | 
0 | 
0 | 
| T153 | 
0 | 
1 | 
0 | 
0 | 
| T154 | 
0 | 
2 | 
0 | 
0 | 
| T168 | 
9719 | 
0 | 
0 | 
0 | 
| T226 | 
473 | 
0 | 
0 | 
0 | 
| T307 | 
672 | 
0 | 
0 | 
0 | 
| T363 | 
0 | 
8 | 
0 | 
0 | 
| T366 | 
0 | 
2 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T384 | 
0 | 
1 | 
0 | 
0 | 
| T385 | 
0 | 
2 | 
0 | 
0 | 
| T386 | 
927 | 
0 | 
0 | 
0 | 
| T387 | 
1292 | 
0 | 
0 | 
0 | 
| T388 | 
615 | 
0 | 
0 | 
0 | 
| T389 | 
2153 | 
0 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 |