Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T113,T114 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T57,T60,T63 |
1 | 1 | Covered | T57,T60,T63 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T20,T63 |
1 | 0 | Covered | T57,T60,T63 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T57,T60,T63 |
1 | 1 | Covered | T57,T60,T63 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T57,T20,T63 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T57,T60,T63 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T57,T20,T60 |
1 | 1 | Covered | T57,T20,T60 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T57,T20,T60 |
1 | - | Covered | T57,T20,T63 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T57,T20,T60 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T57,T20,T60 |
1 | 1 | Covered | T57,T20,T60 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T57,T20,T60 |
0 |
0 |
1 |
Covered |
T57,T20,T60 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T57,T20,T60 |
0 |
0 |
1 |
Covered |
T57,T20,T60 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2424317 |
0 |
0 |
T14 |
77472 |
0 |
0 |
0 |
T20 |
158814 |
676 |
0 |
0 |
T21 |
0 |
1366 |
0 |
0 |
T28 |
0 |
1621 |
0 |
0 |
T57 |
72686 |
1722 |
0 |
0 |
T58 |
0 |
2110 |
0 |
0 |
T59 |
0 |
374 |
0 |
0 |
T60 |
1775940 |
948 |
0 |
0 |
T61 |
0 |
1584 |
0 |
0 |
T62 |
0 |
1714 |
0 |
0 |
T63 |
0 |
436 |
0 |
0 |
T75 |
590794 |
0 |
0 |
0 |
T78 |
0 |
765 |
0 |
0 |
T104 |
0 |
649 |
0 |
0 |
T105 |
176282 |
0 |
0 |
0 |
T106 |
481920 |
0 |
0 |
0 |
T107 |
107820 |
0 |
0 |
0 |
T108 |
46828 |
0 |
0 |
0 |
T109 |
45310 |
0 |
0 |
0 |
T110 |
113942 |
0 |
0 |
0 |
T111 |
111380 |
0 |
0 |
0 |
T112 |
47546 |
0 |
0 |
0 |
T129 |
273812 |
0 |
0 |
0 |
T152 |
0 |
2421 |
0 |
0 |
T153 |
0 |
343 |
0 |
0 |
T154 |
0 |
725 |
0 |
0 |
T168 |
404444 |
0 |
0 |
0 |
T211 |
0 |
411 |
0 |
0 |
T226 |
105396 |
0 |
0 |
0 |
T307 |
206968 |
0 |
0 |
0 |
T363 |
0 |
5738 |
0 |
0 |
T366 |
0 |
1280 |
0 |
0 |
T378 |
0 |
694 |
0 |
0 |
T384 |
0 |
291 |
0 |
0 |
T385 |
0 |
787 |
0 |
0 |
T386 |
235036 |
0 |
0 |
0 |
T387 |
531976 |
0 |
0 |
0 |
T388 |
174088 |
0 |
0 |
0 |
T389 |
897288 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46918025 |
41292350 |
0 |
0 |
T1 |
13650 |
9350 |
0 |
0 |
T2 |
15775 |
11425 |
0 |
0 |
T3 |
16575 |
12300 |
0 |
0 |
T4 |
19025 |
14650 |
0 |
0 |
T5 |
18250 |
13950 |
0 |
0 |
T15 |
13950 |
9650 |
0 |
0 |
T34 |
11350 |
6975 |
0 |
0 |
T48 |
73650 |
69325 |
0 |
0 |
T54 |
12150 |
7850 |
0 |
0 |
T90 |
18350 |
14000 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6192 |
0 |
0 |
T14 |
77472 |
0 |
0 |
0 |
T20 |
158814 |
2 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T57 |
72686 |
5 |
0 |
0 |
T58 |
0 |
5 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
1775940 |
3 |
0 |
0 |
T61 |
0 |
5 |
0 |
0 |
T62 |
0 |
5 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T75 |
590794 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
176282 |
0 |
0 |
0 |
T106 |
481920 |
0 |
0 |
0 |
T107 |
107820 |
0 |
0 |
0 |
T108 |
46828 |
0 |
0 |
0 |
T109 |
45310 |
0 |
0 |
0 |
T110 |
113942 |
0 |
0 |
0 |
T111 |
111380 |
0 |
0 |
0 |
T112 |
47546 |
0 |
0 |
0 |
T129 |
273812 |
0 |
0 |
0 |
T152 |
0 |
6 |
0 |
0 |
T153 |
0 |
1 |
0 |
0 |
T154 |
0 |
2 |
0 |
0 |
T168 |
404444 |
0 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T226 |
105396 |
0 |
0 |
0 |
T307 |
206968 |
0 |
0 |
0 |
T363 |
0 |
15 |
0 |
0 |
T366 |
0 |
4 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T384 |
0 |
1 |
0 |
0 |
T385 |
0 |
2 |
0 |
0 |
T386 |
235036 |
0 |
0 |
0 |
T387 |
531976 |
0 |
0 |
0 |
T388 |
174088 |
0 |
0 |
0 |
T389 |
897288 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
923375 |
911500 |
0 |
0 |
T2 |
938750 |
930725 |
0 |
0 |
T3 |
1419125 |
1404525 |
0 |
0 |
T4 |
1363150 |
1345725 |
0 |
0 |
T5 |
1483550 |
1471475 |
0 |
0 |
T15 |
1170100 |
1148500 |
0 |
0 |
T34 |
732825 |
707925 |
0 |
0 |
T48 |
8098125 |
8088250 |
0 |
0 |
T54 |
724350 |
713000 |
0 |
0 |
T90 |
1488875 |
1476425 |
0 |
0 |