Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T5,T23,T18 | 
| 1 | 0 | Covered | T5,T23,T18 | 
| 1 | 1 | Covered | T5,T23,T18 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T5,T23,T18 | 
| 1 | 0 | Covered | T5,T23,T18 | 
| 1 | 1 | Covered | T5,T23,T18 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
18278 | 
0 | 
0 | 
| T5 | 
40467 | 
7 | 
0 | 
0 | 
| T7 | 
260032 | 
0 | 
0 | 
0 | 
| T16 | 
146894 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
0 | 
8 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
| T45 | 
370473 | 
0 | 
0 | 
0 | 
| T47 | 
80733 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
7 | 
0 | 
0 | 
| T54 | 
0 | 
7 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
0 | 
2 | 
0 | 
0 | 
| T91 | 
40137 | 
0 | 
0 | 
0 | 
| T92 | 
101095 | 
0 | 
0 | 
0 | 
| T93 | 
73427 | 
0 | 
0 | 
0 | 
| T94 | 
216328 | 
0 | 
0 | 
0 | 
| T95 | 
15927 | 
0 | 
0 | 
0 | 
| T113 | 
346864 | 
6 | 
0 | 
0 | 
| T371 | 
1332254 | 
1 | 
0 | 
0 | 
| T374 | 
1393176 | 
22 | 
0 | 
0 | 
| T375 | 
105124 | 
3 | 
0 | 
0 | 
| T376 | 
124602 | 
1 | 
0 | 
0 | 
| T377 | 
157635 | 
2 | 
0 | 
0 | 
| T378 | 
194128 | 
6 | 
0 | 
0 | 
| T379 | 
87601 | 
1 | 
0 | 
0 | 
| T391 | 
172516 | 
2 | 
0 | 
0 | 
| T399 | 
0 | 
2 | 
0 | 
0 | 
| T400 | 
96647 | 
1 | 
0 | 
0 | 
| T401 | 
90050 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
18295 | 
0 | 
0 | 
| T5 | 
79263 | 
7 | 
0 | 
0 | 
| T7 | 
507392 | 
0 | 
0 | 
0 | 
| T16 | 
289603 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
0 | 
9 | 
0 | 
0 | 
| T24 | 
0 | 
8 | 
0 | 
0 | 
| T45 | 
731220 | 
0 | 
0 | 
0 | 
| T47 | 
158607 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
7 | 
0 | 
0 | 
| T54 | 
0 | 
7 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
0 | 
2 | 
0 | 
0 | 
| T91 | 
78396 | 
0 | 
0 | 
0 | 
| T92 | 
198500 | 
0 | 
0 | 
0 | 
| T93 | 
142903 | 
0 | 
0 | 
0 | 
| T94 | 
417827 | 
0 | 
0 | 
0 | 
| T95 | 
30594 | 
0 | 
0 | 
0 | 
| T113 | 
3213 | 
6 | 
0 | 
0 | 
| T371 | 
675247 | 
1 | 
0 | 
0 | 
| T374 | 
705642 | 
22 | 
0 | 
0 | 
| T375 | 
53729 | 
3 | 
0 | 
0 | 
| T376 | 
64380 | 
1 | 
0 | 
0 | 
| T377 | 
80226 | 
2 | 
0 | 
0 | 
| T378 | 
98813 | 
6 | 
0 | 
0 | 
| T379 | 
44783 | 
1 | 
0 | 
0 | 
| T391 | 
87920 | 
2 | 
0 | 
0 | 
| T399 | 
0 | 
2 | 
0 | 
0 | 
| T400 | 
49429 | 
1 | 
0 | 
0 | 
| T401 | 
90050 | 
0 | 
0 | 
0 |