Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T23,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T23,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
412 |
0 |
0 |
T5 |
557 |
4 |
0 |
0 |
T7 |
4224 |
0 |
0 |
0 |
T16 |
1395 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
3242 |
0 |
0 |
0 |
T47 |
953 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T91 |
626 |
0 |
0 |
0 |
T92 |
1230 |
0 |
0 |
0 |
T93 |
1317 |
0 |
0 |
0 |
T94 |
4943 |
0 |
0 |
0 |
T95 |
420 |
0 |
0 |
0 |
T374 |
0 |
18 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
415 |
0 |
0 |
T5 |
39353 |
5 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T374 |
0 |
18 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T23,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T23,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
413 |
0 |
0 |
T5 |
39353 |
5 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T374 |
0 |
18 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
413 |
0 |
0 |
T5 |
557 |
5 |
0 |
0 |
T7 |
4224 |
0 |
0 |
0 |
T16 |
1395 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
3242 |
0 |
0 |
0 |
T47 |
953 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T91 |
626 |
0 |
0 |
0 |
T92 |
1230 |
0 |
0 |
0 |
T93 |
1317 |
0 |
0 |
0 |
T94 |
4943 |
0 |
0 |
0 |
T95 |
420 |
0 |
0 |
0 |
T374 |
0 |
18 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
358 |
0 |
0 |
T113 |
3213 |
3 |
0 |
0 |
T371 |
6080 |
5 |
0 |
0 |
T374 |
6036 |
14 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
358 |
0 |
0 |
T113 |
346864 |
3 |
0 |
0 |
T371 |
663087 |
5 |
0 |
0 |
T374 |
693570 |
14 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
358 |
0 |
0 |
T113 |
346864 |
3 |
0 |
0 |
T371 |
663087 |
5 |
0 |
0 |
T374 |
693570 |
14 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
358 |
0 |
0 |
T113 |
3213 |
3 |
0 |
0 |
T371 |
6080 |
5 |
0 |
0 |
T374 |
6036 |
14 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
335 |
0 |
0 |
T113 |
3213 |
2 |
0 |
0 |
T371 |
6080 |
14 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
335 |
0 |
0 |
T113 |
346864 |
2 |
0 |
0 |
T371 |
663087 |
14 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
335 |
0 |
0 |
T113 |
346864 |
2 |
0 |
0 |
T371 |
663087 |
14 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
335 |
0 |
0 |
T113 |
3213 |
2 |
0 |
0 |
T371 |
6080 |
14 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T375 |
1 | 1 | Covered | T55,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T378 |
1 | 1 | Covered | T55,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
347 |
0 |
0 |
T35 |
424 |
0 |
0 |
0 |
T55 |
386 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T216 |
2656 |
0 |
0 |
0 |
T371 |
0 |
12 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
T402 |
1026 |
0 |
0 |
0 |
T403 |
4329 |
0 |
0 |
0 |
T404 |
2889 |
0 |
0 |
0 |
T405 |
770 |
0 |
0 |
0 |
T406 |
1580 |
0 |
0 |
0 |
T407 |
875 |
0 |
0 |
0 |
T408 |
966 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
349 |
0 |
0 |
T35 |
21561 |
0 |
0 |
0 |
T55 |
20984 |
3 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T216 |
255985 |
0 |
0 |
0 |
T371 |
0 |
12 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
67800 |
0 |
0 |
0 |
T403 |
488753 |
0 |
0 |
0 |
T404 |
323570 |
0 |
0 |
0 |
T405 |
65928 |
0 |
0 |
0 |
T406 |
109820 |
0 |
0 |
0 |
T407 |
58322 |
0 |
0 |
0 |
T408 |
68620 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T375 |
1 | 1 | Covered | T55,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T378 |
1 | 1 | Covered | T55,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
348 |
0 |
0 |
T35 |
21561 |
0 |
0 |
0 |
T55 |
20984 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T216 |
255985 |
0 |
0 |
0 |
T371 |
0 |
12 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
67800 |
0 |
0 |
0 |
T403 |
488753 |
0 |
0 |
0 |
T404 |
323570 |
0 |
0 |
0 |
T405 |
65928 |
0 |
0 |
0 |
T406 |
109820 |
0 |
0 |
0 |
T407 |
58322 |
0 |
0 |
0 |
T408 |
68620 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
348 |
0 |
0 |
T35 |
424 |
0 |
0 |
0 |
T55 |
386 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T216 |
2656 |
0 |
0 |
0 |
T371 |
0 |
12 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
1026 |
0 |
0 |
0 |
T403 |
4329 |
0 |
0 |
0 |
T404 |
2889 |
0 |
0 |
0 |
T405 |
770 |
0 |
0 |
0 |
T406 |
1580 |
0 |
0 |
0 |
T407 |
875 |
0 |
0 |
0 |
T408 |
966 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T375 |
1 | 1 | Covered | T56,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T378 |
1 | 1 | Covered | T56,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
374 |
0 |
0 |
T56 |
555 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T155 |
576 |
0 |
0 |
0 |
T162 |
774 |
0 |
0 |
0 |
T188 |
411 |
0 |
0 |
0 |
T246 |
3032 |
0 |
0 |
0 |
T262 |
2660 |
0 |
0 |
0 |
T324 |
1059 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
17 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
940 |
0 |
0 |
0 |
T410 |
324 |
0 |
0 |
0 |
T411 |
901 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
376 |
0 |
0 |
T56 |
28435 |
3 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T155 |
21481 |
0 |
0 |
0 |
T162 |
43451 |
0 |
0 |
0 |
T188 |
26640 |
0 |
0 |
0 |
T246 |
168429 |
0 |
0 |
0 |
T262 |
286618 |
0 |
0 |
0 |
T324 |
94469 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
17 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
88591 |
0 |
0 |
0 |
T410 |
19287 |
0 |
0 |
0 |
T411 |
62881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T375 |
1 | 1 | Covered | T56,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T378 |
1 | 1 | Covered | T56,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
375 |
0 |
0 |
T56 |
28435 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T155 |
21481 |
0 |
0 |
0 |
T162 |
43451 |
0 |
0 |
0 |
T188 |
26640 |
0 |
0 |
0 |
T246 |
168429 |
0 |
0 |
0 |
T262 |
286618 |
0 |
0 |
0 |
T324 |
94469 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
17 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
88591 |
0 |
0 |
0 |
T410 |
19287 |
0 |
0 |
0 |
T411 |
62881 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
375 |
0 |
0 |
T56 |
555 |
2 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
T155 |
576 |
0 |
0 |
0 |
T162 |
774 |
0 |
0 |
0 |
T188 |
411 |
0 |
0 |
0 |
T246 |
3032 |
0 |
0 |
0 |
T262 |
2660 |
0 |
0 |
0 |
T324 |
1059 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
17 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
940 |
0 |
0 |
0 |
T410 |
324 |
0 |
0 |
0 |
T411 |
901 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T57,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
388 |
0 |
0 |
T12 |
666 |
0 |
0 |
0 |
T18 |
4121 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T74 |
2652 |
0 |
0 |
0 |
T75 |
2591 |
0 |
0 |
0 |
T83 |
666 |
0 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T201 |
357 |
0 |
0 |
0 |
T342 |
362 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T412 |
0 |
2 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1429 |
0 |
0 |
0 |
T416 |
2235 |
0 |
0 |
0 |
T417 |
888 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
389 |
0 |
0 |
T12 |
59981 |
0 |
0 |
0 |
T18 |
154973 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T74 |
279483 |
0 |
0 |
0 |
T75 |
274767 |
0 |
0 |
0 |
T83 |
42503 |
0 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T201 |
17896 |
0 |
0 |
0 |
T342 |
19387 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T412 |
0 |
2 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
52582 |
0 |
0 |
0 |
T416 |
256861 |
0 |
0 |
0 |
T417 |
42348 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T57,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T57,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
389 |
0 |
0 |
T12 |
59981 |
0 |
0 |
0 |
T18 |
154973 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T74 |
279483 |
0 |
0 |
0 |
T75 |
274767 |
0 |
0 |
0 |
T83 |
42503 |
0 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T201 |
17896 |
0 |
0 |
0 |
T342 |
19387 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T412 |
0 |
2 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
52582 |
0 |
0 |
0 |
T416 |
256861 |
0 |
0 |
0 |
T417 |
42348 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
389 |
0 |
0 |
T12 |
666 |
0 |
0 |
0 |
T18 |
4121 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T74 |
2652 |
0 |
0 |
0 |
T75 |
2591 |
0 |
0 |
0 |
T83 |
666 |
0 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T99 |
0 |
4 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T201 |
357 |
0 |
0 |
0 |
T342 |
362 |
0 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T412 |
0 |
2 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
2 |
0 |
0 |
T415 |
1429 |
0 |
0 |
0 |
T416 |
2235 |
0 |
0 |
0 |
T417 |
888 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
404 |
0 |
0 |
T113 |
3213 |
9 |
0 |
0 |
T371 |
6080 |
18 |
0 |
0 |
T374 |
6036 |
12 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
404 |
0 |
0 |
T113 |
346864 |
9 |
0 |
0 |
T371 |
663087 |
18 |
0 |
0 |
T374 |
693570 |
12 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
404 |
0 |
0 |
T113 |
346864 |
9 |
0 |
0 |
T371 |
663087 |
18 |
0 |
0 |
T374 |
693570 |
12 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
404 |
0 |
0 |
T113 |
3213 |
9 |
0 |
0 |
T371 |
6080 |
18 |
0 |
0 |
T374 |
6036 |
12 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T375 |
1 | 1 | Covered | T98,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T378 |
1 | 1 | Covered | T98,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
374 |
0 |
0 |
T98 |
500 |
2 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T347 |
740 |
0 |
0 |
0 |
T371 |
0 |
27 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
914 |
0 |
0 |
0 |
T419 |
1175 |
0 |
0 |
0 |
T420 |
3945 |
0 |
0 |
0 |
T421 |
1154 |
0 |
0 |
0 |
T422 |
50930 |
0 |
0 |
0 |
T423 |
539 |
0 |
0 |
0 |
T424 |
358 |
0 |
0 |
0 |
T425 |
9705 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
375 |
0 |
0 |
T98 |
27406 |
3 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T347 |
58359 |
0 |
0 |
0 |
T371 |
0 |
27 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
68809 |
0 |
0 |
0 |
T419 |
44229 |
0 |
0 |
0 |
T420 |
419465 |
0 |
0 |
0 |
T421 |
39021 |
0 |
0 |
0 |
T422 |
125525 |
0 |
0 |
0 |
T423 |
40131 |
0 |
0 |
0 |
T424 |
18631 |
0 |
0 |
0 |
T425 |
101477 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T375 |
1 | 1 | Covered | T98,T113,T378 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T378 |
1 | 1 | Covered | T98,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
374 |
0 |
0 |
T98 |
27406 |
2 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T347 |
58359 |
0 |
0 |
0 |
T371 |
0 |
27 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
68809 |
0 |
0 |
0 |
T419 |
44229 |
0 |
0 |
0 |
T420 |
419465 |
0 |
0 |
0 |
T421 |
39021 |
0 |
0 |
0 |
T422 |
125525 |
0 |
0 |
0 |
T423 |
40131 |
0 |
0 |
0 |
T424 |
18631 |
0 |
0 |
0 |
T425 |
101477 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
374 |
0 |
0 |
T98 |
500 |
2 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T347 |
740 |
0 |
0 |
0 |
T371 |
0 |
27 |
0 |
0 |
T374 |
0 |
12 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
914 |
0 |
0 |
0 |
T419 |
1175 |
0 |
0 |
0 |
T420 |
3945 |
0 |
0 |
0 |
T421 |
1154 |
0 |
0 |
0 |
T422 |
50930 |
0 |
0 |
0 |
T423 |
539 |
0 |
0 |
0 |
T424 |
358 |
0 |
0 |
0 |
T425 |
9705 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T53,T54 |
1 | 1 | Covered | T5,T23,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
363 |
0 |
0 |
T5 |
557 |
2 |
0 |
0 |
T7 |
4224 |
0 |
0 |
0 |
T16 |
1395 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T45 |
3242 |
0 |
0 |
0 |
T47 |
953 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T91 |
626 |
0 |
0 |
0 |
T92 |
1230 |
0 |
0 |
0 |
T93 |
1317 |
0 |
0 |
0 |
T94 |
4943 |
0 |
0 |
0 |
T95 |
420 |
0 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
363 |
0 |
0 |
T5 |
39353 |
2 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T23,T53 |
1 | 1 | Covered | T5,T53,T54 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T23,T53 |
1 | 0 | Covered | T5,T53,T54 |
1 | 1 | Covered | T5,T23,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
363 |
0 |
0 |
T5 |
39353 |
2 |
0 |
0 |
T7 |
251584 |
0 |
0 |
0 |
T16 |
144104 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T45 |
363989 |
0 |
0 |
0 |
T47 |
78827 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T91 |
38885 |
0 |
0 |
0 |
T92 |
98635 |
0 |
0 |
0 |
T93 |
70793 |
0 |
0 |
0 |
T94 |
206442 |
0 |
0 |
0 |
T95 |
15087 |
0 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
363 |
0 |
0 |
T5 |
557 |
2 |
0 |
0 |
T7 |
4224 |
0 |
0 |
0 |
T16 |
1395 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T45 |
3242 |
0 |
0 |
0 |
T47 |
953 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T91 |
626 |
0 |
0 |
0 |
T92 |
1230 |
0 |
0 |
0 |
T93 |
1317 |
0 |
0 |
0 |
T94 |
4943 |
0 |
0 |
0 |
T95 |
420 |
0 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T374 |
0 |
7 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T375,T378,T374 |
1 | 0 | Covered | T375,T378,T374 |
1 | 1 | Covered | T378,T374,T377 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T375,T378,T374 |
1 | 0 | Covered | T378,T374,T377 |
1 | 1 | Covered | T375,T378,T374 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
337 |
0 |
0 |
T371 |
6080 |
1 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
T401 |
989 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
337 |
0 |
0 |
T371 |
663087 |
1 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
T401 |
89061 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T375,T378,T374 |
1 | 0 | Covered | T375,T378,T374 |
1 | 1 | Covered | T378,T374,T377 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T375,T378,T374 |
1 | 0 | Covered | T378,T374,T377 |
1 | 1 | Covered | T375,T378,T374 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
337 |
0 |
0 |
T371 |
663087 |
1 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
T401 |
89061 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
337 |
0 |
0 |
T371 |
6080 |
1 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
T401 |
989 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
395 |
0 |
0 |
T113 |
3213 |
5 |
0 |
0 |
T371 |
6080 |
21 |
0 |
0 |
T374 |
6036 |
15 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
395 |
0 |
0 |
T113 |
346864 |
5 |
0 |
0 |
T371 |
663087 |
21 |
0 |
0 |
T374 |
693570 |
15 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
395 |
0 |
0 |
T113 |
346864 |
5 |
0 |
0 |
T371 |
663087 |
21 |
0 |
0 |
T374 |
693570 |
15 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
395 |
0 |
0 |
T113 |
3213 |
5 |
0 |
0 |
T371 |
6080 |
21 |
0 |
0 |
T374 |
6036 |
15 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T55,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
355 |
0 |
0 |
T35 |
424 |
0 |
0 |
0 |
T55 |
386 |
1 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T216 |
2656 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
3 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
1026 |
0 |
0 |
0 |
T403 |
4329 |
0 |
0 |
0 |
T404 |
2889 |
0 |
0 |
0 |
T405 |
770 |
0 |
0 |
0 |
T406 |
1580 |
0 |
0 |
0 |
T407 |
875 |
0 |
0 |
0 |
T408 |
966 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
355 |
0 |
0 |
T35 |
21561 |
0 |
0 |
0 |
T55 |
20984 |
1 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T216 |
255985 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
3 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
67800 |
0 |
0 |
0 |
T403 |
488753 |
0 |
0 |
0 |
T404 |
323570 |
0 |
0 |
0 |
T405 |
65928 |
0 |
0 |
0 |
T406 |
109820 |
0 |
0 |
0 |
T407 |
58322 |
0 |
0 |
0 |
T408 |
68620 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T55,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T55,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
355 |
0 |
0 |
T35 |
21561 |
0 |
0 |
0 |
T55 |
20984 |
1 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T216 |
255985 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
3 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
67800 |
0 |
0 |
0 |
T403 |
488753 |
0 |
0 |
0 |
T404 |
323570 |
0 |
0 |
0 |
T405 |
65928 |
0 |
0 |
0 |
T406 |
109820 |
0 |
0 |
0 |
T407 |
58322 |
0 |
0 |
0 |
T408 |
68620 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
355 |
0 |
0 |
T35 |
424 |
0 |
0 |
0 |
T55 |
386 |
1 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T216 |
2656 |
0 |
0 |
0 |
T371 |
0 |
6 |
0 |
0 |
T374 |
0 |
3 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T402 |
1026 |
0 |
0 |
0 |
T403 |
4329 |
0 |
0 |
0 |
T404 |
2889 |
0 |
0 |
0 |
T405 |
770 |
0 |
0 |
0 |
T406 |
1580 |
0 |
0 |
0 |
T407 |
875 |
0 |
0 |
0 |
T408 |
966 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T56,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
374 |
0 |
0 |
T56 |
555 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T155 |
576 |
0 |
0 |
0 |
T162 |
774 |
0 |
0 |
0 |
T188 |
411 |
0 |
0 |
0 |
T246 |
3032 |
0 |
0 |
0 |
T262 |
2660 |
0 |
0 |
0 |
T324 |
1059 |
0 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T374 |
0 |
15 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
940 |
0 |
0 |
0 |
T410 |
324 |
0 |
0 |
0 |
T411 |
901 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
374 |
0 |
0 |
T56 |
28435 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T155 |
21481 |
0 |
0 |
0 |
T162 |
43451 |
0 |
0 |
0 |
T188 |
26640 |
0 |
0 |
0 |
T246 |
168429 |
0 |
0 |
0 |
T262 |
286618 |
0 |
0 |
0 |
T324 |
94469 |
0 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T374 |
0 |
15 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
88591 |
0 |
0 |
0 |
T410 |
19287 |
0 |
0 |
0 |
T411 |
62881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T56,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T56,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
374 |
0 |
0 |
T56 |
28435 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T155 |
21481 |
0 |
0 |
0 |
T162 |
43451 |
0 |
0 |
0 |
T188 |
26640 |
0 |
0 |
0 |
T246 |
168429 |
0 |
0 |
0 |
T262 |
286618 |
0 |
0 |
0 |
T324 |
94469 |
0 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T374 |
0 |
15 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
88591 |
0 |
0 |
0 |
T410 |
19287 |
0 |
0 |
0 |
T411 |
62881 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
374 |
0 |
0 |
T56 |
555 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T155 |
576 |
0 |
0 |
0 |
T162 |
774 |
0 |
0 |
0 |
T188 |
411 |
0 |
0 |
0 |
T246 |
3032 |
0 |
0 |
0 |
T262 |
2660 |
0 |
0 |
0 |
T324 |
1059 |
0 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T374 |
0 |
15 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T409 |
940 |
0 |
0 |
0 |
T410 |
324 |
0 |
0 |
0 |
T411 |
901 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T58,T99 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T58,T99 |
1 | 1 | Covered | T18,T57,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
377 |
0 |
0 |
T12 |
666 |
0 |
0 |
0 |
T18 |
4121 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T74 |
2652 |
0 |
0 |
0 |
T75 |
2591 |
0 |
0 |
0 |
T83 |
666 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T201 |
357 |
0 |
0 |
0 |
T342 |
362 |
0 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
T412 |
0 |
1 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T415 |
1429 |
0 |
0 |
0 |
T416 |
2235 |
0 |
0 |
0 |
T417 |
888 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
377 |
0 |
0 |
T12 |
59981 |
0 |
0 |
0 |
T18 |
154973 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T74 |
279483 |
0 |
0 |
0 |
T75 |
274767 |
0 |
0 |
0 |
T83 |
42503 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T201 |
17896 |
0 |
0 |
0 |
T342 |
19387 |
0 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
T412 |
0 |
1 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T415 |
52582 |
0 |
0 |
0 |
T416 |
256861 |
0 |
0 |
0 |
T417 |
42348 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T57,T58 |
1 | 1 | Covered | T18,T58,T99 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T57,T58 |
1 | 0 | Covered | T18,T58,T99 |
1 | 1 | Covered | T18,T57,T58 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
377 |
0 |
0 |
T12 |
59981 |
0 |
0 |
0 |
T18 |
154973 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T74 |
279483 |
0 |
0 |
0 |
T75 |
274767 |
0 |
0 |
0 |
T83 |
42503 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T201 |
17896 |
0 |
0 |
0 |
T342 |
19387 |
0 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
T412 |
0 |
1 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T415 |
52582 |
0 |
0 |
0 |
T416 |
256861 |
0 |
0 |
0 |
T417 |
42348 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
377 |
0 |
0 |
T12 |
666 |
0 |
0 |
0 |
T18 |
4121 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T74 |
2652 |
0 |
0 |
0 |
T75 |
2591 |
0 |
0 |
0 |
T83 |
666 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T113 |
0 |
3 |
0 |
0 |
T201 |
357 |
0 |
0 |
0 |
T342 |
362 |
0 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
T412 |
0 |
1 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T415 |
1429 |
0 |
0 |
0 |
T416 |
2235 |
0 |
0 |
0 |
T417 |
888 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
384 |
0 |
0 |
T113 |
3213 |
2 |
0 |
0 |
T371 |
6080 |
8 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
384 |
0 |
0 |
T113 |
346864 |
2 |
0 |
0 |
T371 |
663087 |
8 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
384 |
0 |
0 |
T113 |
346864 |
2 |
0 |
0 |
T371 |
663087 |
8 |
0 |
0 |
T374 |
693570 |
8 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
384 |
0 |
0 |
T113 |
3213 |
2 |
0 |
0 |
T371 |
6080 |
8 |
0 |
0 |
T374 |
6036 |
8 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T98,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
383 |
0 |
0 |
T98 |
500 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T347 |
740 |
0 |
0 |
0 |
T371 |
0 |
15 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
914 |
0 |
0 |
0 |
T419 |
1175 |
0 |
0 |
0 |
T420 |
3945 |
0 |
0 |
0 |
T421 |
1154 |
0 |
0 |
0 |
T422 |
50930 |
0 |
0 |
0 |
T423 |
539 |
0 |
0 |
0 |
T424 |
358 |
0 |
0 |
0 |
T425 |
9705 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
383 |
0 |
0 |
T98 |
27406 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T347 |
58359 |
0 |
0 |
0 |
T371 |
0 |
15 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
68809 |
0 |
0 |
0 |
T419 |
44229 |
0 |
0 |
0 |
T420 |
419465 |
0 |
0 |
0 |
T421 |
39021 |
0 |
0 |
0 |
T422 |
125525 |
0 |
0 |
0 |
T423 |
40131 |
0 |
0 |
0 |
T424 |
18631 |
0 |
0 |
0 |
T425 |
101477 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T98,T113,T375 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T98,T113,T375 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T98,T113,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
383 |
0 |
0 |
T98 |
27406 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T347 |
58359 |
0 |
0 |
0 |
T371 |
0 |
15 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
68809 |
0 |
0 |
0 |
T419 |
44229 |
0 |
0 |
0 |
T420 |
419465 |
0 |
0 |
0 |
T421 |
39021 |
0 |
0 |
0 |
T422 |
125525 |
0 |
0 |
0 |
T423 |
40131 |
0 |
0 |
0 |
T424 |
18631 |
0 |
0 |
0 |
T425 |
101477 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
383 |
0 |
0 |
T98 |
500 |
1 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
T347 |
740 |
0 |
0 |
0 |
T371 |
0 |
15 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T418 |
914 |
0 |
0 |
0 |
T419 |
1175 |
0 |
0 |
0 |
T420 |
3945 |
0 |
0 |
0 |
T421 |
1154 |
0 |
0 |
0 |
T422 |
50930 |
0 |
0 |
0 |
T423 |
539 |
0 |
0 |
0 |
T424 |
358 |
0 |
0 |
0 |
T425 |
9705 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
347 |
0 |
0 |
T113 |
3213 |
6 |
0 |
0 |
T371 |
6080 |
12 |
0 |
0 |
T374 |
6036 |
6 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
347 |
0 |
0 |
T113 |
346864 |
6 |
0 |
0 |
T371 |
663087 |
12 |
0 |
0 |
T374 |
693570 |
6 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
347 |
0 |
0 |
T113 |
346864 |
6 |
0 |
0 |
T371 |
663087 |
12 |
0 |
0 |
T374 |
693570 |
6 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
347 |
0 |
0 |
T113 |
3213 |
6 |
0 |
0 |
T371 |
6080 |
12 |
0 |
0 |
T374 |
6036 |
6 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T96,T398,T97 |
1 | 0 | Covered | T96,T398,T97 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T96,T398,T97 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T96,T97,T113 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
376 |
0 |
0 |
T113 |
3213 |
9 |
0 |
0 |
T371 |
6080 |
8 |
0 |
0 |
T374 |
6036 |
13 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
379 |
0 |
0 |
T67 |
712234 |
0 |
0 |
0 |
T96 |
40262 |
1 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T113 |
0 |
9 |
0 |
0 |
T371 |
0 |
8 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T398 |
0 |
1 |
0 |
0 |
T428 |
47274 |
0 |
0 |
0 |
T429 |
11296 |
0 |
0 |
0 |
T430 |
17232 |
0 |
0 |
0 |
T431 |
66452 |
0 |
0 |
0 |
T432 |
53900 |
0 |
0 |
0 |
T433 |
55631 |
0 |
0 |
0 |
T434 |
65664 |
0 |
0 |
0 |
T435 |
15302 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T96,T97,T113 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T96,T97,T113 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T96,T97,T113 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
378 |
0 |
0 |
T67 |
712234 |
0 |
0 |
0 |
T96 |
40262 |
1 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T113 |
0 |
9 |
0 |
0 |
T371 |
0 |
8 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T428 |
47274 |
0 |
0 |
0 |
T429 |
11296 |
0 |
0 |
0 |
T430 |
17232 |
0 |
0 |
0 |
T431 |
66452 |
0 |
0 |
0 |
T432 |
53900 |
0 |
0 |
0 |
T433 |
55631 |
0 |
0 |
0 |
T434 |
65664 |
0 |
0 |
0 |
T435 |
15302 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
378 |
0 |
0 |
T67 |
6146 |
0 |
0 |
0 |
T96 |
738 |
1 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T113 |
0 |
9 |
0 |
0 |
T371 |
0 |
8 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
1 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T428 |
538 |
0 |
0 |
0 |
T429 |
349 |
0 |
0 |
0 |
T430 |
311 |
0 |
0 |
0 |
T431 |
843 |
0 |
0 |
0 |
T432 |
843 |
0 |
0 |
0 |
T433 |
676 |
0 |
0 |
0 |
T434 |
910 |
0 |
0 |
0 |
T435 |
391 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
385 |
0 |
0 |
T113 |
3213 |
8 |
0 |
0 |
T371 |
6080 |
6 |
0 |
0 |
T374 |
6036 |
2 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
385 |
0 |
0 |
T113 |
346864 |
8 |
0 |
0 |
T371 |
663087 |
6 |
0 |
0 |
T374 |
693570 |
2 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T375,T378 |
1 | 1 | Covered | T113,T378,T374 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T113,T375,T378 |
1 | 0 | Covered | T113,T378,T374 |
1 | 1 | Covered | T113,T375,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153200584 |
385 |
0 |
0 |
T113 |
346864 |
8 |
0 |
0 |
T371 |
663087 |
6 |
0 |
0 |
T374 |
693570 |
2 |
0 |
0 |
T375 |
52173 |
1 |
0 |
0 |
T376 |
61608 |
1 |
0 |
0 |
T377 |
78348 |
2 |
0 |
0 |
T378 |
96481 |
2 |
0 |
0 |
T379 |
43473 |
1 |
0 |
0 |
T391 |
85704 |
2 |
0 |
0 |
T400 |
47955 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1874792 |
385 |
0 |
0 |
T113 |
3213 |
8 |
0 |
0 |
T371 |
6080 |
6 |
0 |
0 |
T374 |
6036 |
2 |
0 |
0 |
T375 |
778 |
1 |
0 |
0 |
T376 |
1386 |
1 |
0 |
0 |
T377 |
939 |
2 |
0 |
0 |
T378 |
1166 |
2 |
0 |
0 |
T379 |
655 |
1 |
0 |
0 |
T391 |
1108 |
2 |
0 |
0 |
T400 |
737 |
1 |
0 |
0 |